Home
last modified time | relevance | path

Searched refs:_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (Results 1 – 25 of 64) sorted by relevance

123

/hal_silabs-latest/gecko/Device/SiliconLabs/EFM32GG12B/Include/
Defm32gg12b_emu.h1466 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
1472 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b390f1024gl112.h3542 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
3548 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b390f512gl112.h3542 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
3548 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b530f512il120.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b530f512im64.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b530f512iq100.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b530f512iq64.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b530f512gq100.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b530f512gq64.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b530f512il112.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b110f1024gm64.h4373 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4379 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b110f1024gq64.h4373 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4379 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b530f512gl112.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b530f512gl120.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b530f512gm64.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b510f1024gq100.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b510f1024gq64.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b510f1024gl112.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b510f1024gl120.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b510f1024gm64.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b510f1024il112.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b510f1024il120.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b510f1024im64.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
Defm32gg12b510f1024iq100.h4381 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
4387 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…
/hal_silabs-latest/gecko/Device/SiliconLabs/EFM32GG11B/Include/
Defm32gg11b_emu.h1482 #define _EMU_R5VADCCTRL_AMUXSEL_VBUSIMON 0x00000004UL … macro
1488 #define EMU_R5VADCCTRL_AMUXSEL_VBUSIMON (_EMU_R5VADCCTRL_AMUXSEL_VBUSIMON << 1…

123