Home
last modified time | relevance | path

Searched refs:_EMU_EM4CTRL_EM4STATE_EM4S (Results 1 – 25 of 71) sorted by relevance

123

/hal_silabs-latest/gecko/Device/SiliconLabs/EFR32FG1P/Include/
Defr32fg1p_emu.h208 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL /**… macro
211 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) /**…
/hal_silabs-latest/gecko/Device/SiliconLabs/EFM32PG1B/Include/
Defm32pg1b_emu.h208 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL /**… macro
211 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) /**…
/hal_silabs-latest/gecko/Device/SiliconLabs/EFR32MG12P/Include/
Defr32mg12p_emu.h277 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
280 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
/hal_silabs-latest/gecko/Device/SiliconLabs/EFR32FG13P/Include/
Defr32fg13p_emu.h272 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
275 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
/hal_silabs-latest/gecko/Device/SiliconLabs/EFM32JG12B/Include/
Defm32jg12b_emu.h277 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
280 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
/hal_silabs-latest/gecko/Device/SiliconLabs/EFR32BG13P/Include/
Defr32bg13p_emu.h272 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
275 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
/hal_silabs-latest/gecko/Device/SiliconLabs/EFM32PG12B/Include/
Defm32pg12b_emu.h277 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
280 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
/hal_silabs-latest/gecko/Device/SiliconLabs/EFM32GG12B/Include/
Defm32gg12b_emu.h300 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
303 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b390f1024gl112.h2376 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
2379 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b390f512gl112.h2376 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
2379 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b530f512il120.h3215 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3218 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b530f512im64.h3215 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3218 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b530f512iq100.h3215 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3218 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b530f512iq64.h3215 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3218 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b530f512gq100.h3215 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3218 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b530f512gq64.h3215 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3218 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b530f512il112.h3215 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3218 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b110f1024gm64.h3207 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3210 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b110f1024gq64.h3207 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3210 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b530f512gl112.h3215 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3218 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b530f512gl120.h3215 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3218 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b530f512gm64.h3215 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3218 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b510f1024gq100.h3215 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3218 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
Defm32gg12b510f1024gq64.h3215 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
3218 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …
/hal_silabs-latest/gecko/Device/SiliconLabs/EFM32GG11B/Include/
Defm32gg11b_emu.h308 #define _EMU_EM4CTRL_EM4STATE_EM4S 0x00000000UL … macro
311 #define EMU_EM4CTRL_EM4STATE_EM4S (_EMU_EM4CTRL_EM4STATE_EM4S << 0) …

123