Home
last modified time | relevance | path

Searched refs:CLKEN0_CLR (Results 1 – 19 of 19) sorted by relevance

/hal_silabs-latest/simplicity_sdk/platform/emlib/src/
Dem_se.c334 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_executeCommand()
404 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in rootIsOutputMailboxValid()
453 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_getVersion()
512 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_getConfigStatusBits()
551 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_getOTPVersion()
589 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_isCommandCompleted()
618 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_readExecutedCommand()
655 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_readCommandResponse()
703 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_ackCommand()
Dem_emu.c3414 CMU->CLKEN0_CLR = CMU_CLKEN0_DCDC; in EMU_EM01BoostPeakCurrentSet()
3686 CMU->CLKEN0_CLR = CMU_CLKEN0_DCDC; in EMU_EM01PeakCurrentSet()
3731 CMU->CLKEN0_CLR = CMU_CLKEN0_DCDC; in EMU_DCDCSetPFMXModePeakCurrent()
3770 CMU->CLKEN0_CLR = CMU_CLKEN0_DCDC; in EMU_DCDCSetPFMXTimeoutMaxCtrl()
Dem_msc.c2011 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in MSC_DmemPortMapSet()
Dem_cmu.c1518 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in sli_em_cmu_SYSTICEXTCLKENSet()
1542 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in sli_em_cmu_SYSTICEXTCLKENClear()
1767 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in CMU_ClockSelectSet()
1780 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in CMU_ClockSelectSet()
/hal_silabs-latest/simplicity_sdk/platform/emlib/inc/
Dem_chip.h358 CMU->CLKEN0_CLR = CMU_CLKEN0_HFRCO0; in CHIP_Init()
389 CMU->CLKEN0_CLR = CMU_CLKEN0_DCDC; in CHIP_Init()
393 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in CHIP_Init()
414 CMU->CLKEN0_CLR = CMU_CLKEN0_HFXO0; in CHIP_Init()
432 CMU->CLKEN0_CLR = _CMU_CLKEN0_HFRCO0_MASK; in CHIP_Init()
/hal_silabs-latest/gecko/emlib/src/
Dem_se.c327 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_executeCommand()
397 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in rootIsOutputMailboxValid()
446 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_getVersion()
505 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_getConfigStatusBits()
544 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_getOTPVersion()
582 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_isCommandCompleted()
611 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_readExecutedCommand()
648 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_readCommandResponse()
696 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in SE_ackCommand()
Dem_emu.c3353 CMU->CLKEN0_CLR = CMU_CLKEN0_DCDC; in EMU_EM01BoostPeakCurrentSet()
3591 CMU->CLKEN0_CLR = CMU_CLKEN0_DCDC; in EMU_EM01PeakCurrentSet()
3636 CMU->CLKEN0_CLR = CMU_CLKEN0_DCDC; in EMU_DCDCSetPFMXModePeakCurrent()
3675 CMU->CLKEN0_CLR = CMU_CLKEN0_DCDC; in EMU_DCDCSetPFMXTimeoutMaxCtrl()
Dem_msc.c2005 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in MSC_DmemPortMapSet()
Dem_cmu.c1494 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in sli_em_cmu_SYSTICEXTCLKENSet()
1518 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in sli_em_cmu_SYSTICEXTCLKENClear()
1742 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in CMU_ClockSelectSet()
1755 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in CMU_ClockSelectSet()
/hal_silabs-latest/gecko/emlib/inc/
Dem_chip.h354 CMU->CLKEN0_CLR = CMU_CLKEN0_HFRCO0; in CHIP_Init()
385 CMU->CLKEN0_CLR = CMU_CLKEN0_DCDC; in CHIP_Init()
389 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in CHIP_Init()
410 CMU->CLKEN0_CLR = CMU_CLKEN0_HFXO0; in CHIP_Init()
/hal_silabs-latest/simplicity_sdk/platform/security/sl_component/se_manager/src/
Dsli_se_manager_mailbox.c171 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in get_root_mailbox_output()
319 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in sli_se_mailbox_execute_command()
Dsl_se_manager_util.c406 CMU->CLKEN0_CLR = CMU_CLKEN0_SYSCFG; in sl_se_get_se_version()
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32BG27/Include/
Defr32bg27_cmu.h150 …__IOM uint32_t CLKEN0_CLR; /**< Clock Enable Register 0 … member
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32BG22/Include/
Defr32bg22_cmu.h152 …__IOM uint32_t CLKEN0_CLR; /**< Clock Enable Register 0 … member
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32MG29/Include/
Defr32mg29_cmu.h152 …__IOM uint32_t CLKEN0_CLR; /**< Clock Enable Register 0 … member
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32BG29/Include/
Defr32bg29_cmu.h152 …__IOM uint32_t CLKEN0_CLR; /**< Clock Enable Register 0 … member
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32FG23/Include/
Defr32fg23_cmu.h168 …__IOM uint32_t CLKEN0_CLR; /**< Clock Enable Register 0 … member
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32MG24/Include/
Defr32mg24_cmu.h164 …__IOM uint32_t CLKEN0_CLR; /**< Clock Enable Register 0 … member
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32ZG23/Include/
Defr32zg23_cmu.h168 …__IOM uint32_t CLKEN0_CLR; /**< Clock Enable Register 0 … member