Home
last modified time | relevance | path

Searched refs:_MSC_READCTRL_ICCDIS_DEFAULT (Results 1 – 25 of 70) sorted by relevance

123

/hal_silabs-3.5.0/gecko/Device/SiliconLabs/EFM32WG/Include/
Defm32wg_msc.h121 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**< Mode… macro
122 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**< Shif…
/hal_silabs-3.5.0/gecko/Device/SiliconLabs/EFM32PG1B/Include/
Defm32pg1b_msc.h124 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**< Mode DEF… macro
125 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**< Shifted …
/hal_silabs-3.5.0/gecko/Device/SiliconLabs/EFR32FG1P/Include/
Defr32fg1p_msc.h124 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**< Mode DEF… macro
125 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**< Shifted …
/hal_silabs-3.5.0/gecko/Device/SiliconLabs/EFR32FG13P/Include/
Defr32fg13p_msc.h134 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**< Mo… macro
135 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**< Sh…
/hal_silabs-3.5.0/gecko/Device/SiliconLabs/EFR32BG13P/Include/
Defr32bg13p_msc.h134 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**< Mo… macro
135 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**< Sh…
/hal_silabs-3.5.0/gecko/Device/SiliconLabs/EFM32PG12B/Include/
Defm32pg12b_msc.h138 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
139 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
/hal_silabs-3.5.0/gecko/Device/SiliconLabs/EFM32JG12B/Include/
Defm32jg12b_msc.h138 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
139 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
/hal_silabs-3.5.0/gecko/Device/SiliconLabs/EFR32MG12P/Include/
Defr32mg12p_msc.h138 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
139 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
/hal_silabs-3.5.0/gecko/Device/SiliconLabs/EFM32GG11B/Include/
Defm32gg11b_msc.h160 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /*… macro
161 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /*…
/hal_silabs-3.5.0/gecko/Device/SiliconLabs/EFM32GG12B/Include/
Defm32gg12b_msc.h161 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /*… macro
162 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /*…
Defm32gg12b110f1024iq64.h2298 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2299 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b510f1024gl120.h2306 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2307 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b510f1024gm64.h2306 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2307 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b510f1024gl112.h2306 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2307 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b530f512im64.h2306 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2307 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b530f512iq64.h2306 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2307 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b130f512gm64.h2298 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2299 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b130f512gq64.h2298 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2299 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b130f512im64.h2298 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2299 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b130f512iq64.h2298 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2299 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b530f512iq100.h2306 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2307 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b110f1024gm64.h2298 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2299 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b110f1024gq64.h2298 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2299 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b510f1024iq100.h2306 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2307 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…
Defm32gg12b510f1024gq64.h2306 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**… macro
2307 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**…

123