Home
last modified time | relevance | path

Searched refs:_DMA_CH_CTRL_SOURCESEL_TIMER3 (Results 1 – 25 of 28) sorted by relevance

12

/hal_silabs-3.5.0/gecko/Device/SiliconLabs/EFM32WG/Include/
Defm32wg_dma.h1606 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
1626 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg360f128.h2035 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2054 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg360f256.h2035 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2054 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg360f64.h2035 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2054 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg842f128.h2103 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2120 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg840f256.h2103 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2120 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg840f64.h2103 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2120 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg842f256.h2103 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2120 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg330f256.h2111 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2128 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg330f64.h2111 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2128 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg332f128.h2111 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2128 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg332f256.h2111 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2128 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg332f64.h2111 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2128 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg840f128.h2103 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2120 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg940f128.h2116 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2133 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg940f256.h2116 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2133 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg942f128.h2116 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2133 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg942f256.h2116 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2133 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg942f64.h2116 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2133 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg330f128.h2111 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2128 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg232f256.h2098 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2115 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg232f64.h2098 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2115 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg940f64.h2116 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2133 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg230f256.h2098 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2115 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …
Defm32wg230f64.h2098 #define _DMA_CH_CTRL_SOURCESEL_TIMER3 0x0000001BUL … macro
2115 #define DMA_CH_CTRL_SOURCESEL_TIMER3 (_DMA_CH_CTRL_SOURCESEL_TIMER3 << 16) …

12