1 /**************************************************************************//**
2  * @file
3  * @brief EFR32MG24 SYSCFG register and bit field definitions
4  ******************************************************************************
5  * # License
6  * <b>Copyright 2022 Silicon Laboratories, Inc. www.silabs.com</b>
7  ******************************************************************************
8  *
9  * SPDX-License-Identifier: Zlib
10  *
11  * The licensor of this software is Silicon Laboratories Inc.
12  *
13  * This software is provided 'as-is', without any express or implied
14  * warranty. In no event will the authors be held liable for any damages
15  * arising from the use of this software.
16  *
17  * Permission is granted to anyone to use this software for any purpose,
18  * including commercial applications, and to alter it and redistribute it
19  * freely, subject to the following restrictions:
20  *
21  * 1. The origin of this software must not be misrepresented; you must not
22  *    claim that you wrote the original software. If you use this software
23  *    in a product, an acknowledgment in the product documentation would be
24  *    appreciated but is not required.
25  * 2. Altered source versions must be plainly marked as such, and must not be
26  *    misrepresented as being the original software.
27  * 3. This notice may not be removed or altered from any source distribution.
28  *
29  *****************************************************************************/
30 #ifndef EFR32MG24_SYSCFG_H
31 #define EFR32MG24_SYSCFG_H
32 #define SYSCFG_HAS_SET_CLEAR
33 
34 /**************************************************************************//**
35 * @addtogroup Parts
36 * @{
37 ******************************************************************************/
38 /**************************************************************************//**
39  * @defgroup EFR32MG24_SYSCFG SYSCFG
40  * @{
41  * @brief EFR32MG24 SYSCFG Register Declaration.
42  *****************************************************************************/
43 
44 /** SYSCFG Register Declaration. */
45 typedef struct {
46   uint32_t       RESERVED0[1U];                 /**< Reserved for future use                            */
47   __IM uint32_t  IPVERSION;                     /**< IP version ID                                      */
48   __IOM uint32_t IF;                            /**< Interrupt Flag                                     */
49   __IOM uint32_t IEN;                           /**< Interrupt Enable                                   */
50   uint32_t       RESERVED1[1U];                 /**< Reserved for future use                            */
51   __IOM uint32_t CHIPREVHW;                     /**< Chip Revision, Hard-wired                          */
52   __IOM uint32_t CHIPREV;                       /**< Part Family and Revision Values                    */
53   uint32_t       RESERVED2[2U];                 /**< Reserved for future use                            */
54   __IOM uint32_t CFGSYSTIC;                     /**< SysTick clock source                               */
55   uint32_t       RESERVED3[54U];                /**< Reserved for future use                            */
56   uint32_t       RESERVED4[1U];                 /**< Reserved for future use                            */
57   uint32_t       RESERVED5[63U];                /**< Reserved for future use                            */
58   __IOM uint32_t CTRL;                          /**< Control                                            */
59   uint32_t       RESERVED6[1U];                 /**< Reserved for future use                            */
60   __IOM uint32_t DMEM0RETNCTRL;                 /**< DMEM0 Retention Control                            */
61   uint32_t       RESERVED7[64U];                /**< Reserved for future use                            */
62   __IOM uint32_t RAMBIASCONF;                   /**< RAM Bias Configuration                             */
63   uint32_t       RESERVED8[60U];                /**< Reserved for future use                            */
64   __IOM uint32_t RADIORAMRETNCTRL;              /**< RADIO RAM Retention Control                        */
65   uint32_t       RESERVED9[1U];                 /**< Reserved for future use                            */
66   __IOM uint32_t RADIOECCCTRL;                  /**< RADIO RAM ECC Control Register                     */
67   uint32_t       RESERVED10[1U];                /**< Reserved for future use                            */
68   __IM uint32_t  SEQRAMECCADDR;                 /**< SEQRAM ECC Address                                 */
69   __IM uint32_t  FRCRAMECCADDR;                 /**< FRCRAM ECC Address                                 */
70   __IOM uint32_t ICACHERAMRETNCTRL;             /**< HOST ICACHERAM Retention Control                   */
71   __IOM uint32_t DMEM0PORTMAPSEL;               /**< DMEM0 port remap selection                         */
72   uint32_t       RESERVED11[120U];              /**< Reserved for future use                            */
73   __IOM uint32_t ROOTDATA0;                     /**< Data Register 0                                    */
74   __IOM uint32_t ROOTDATA1;                     /**< Data Register 1                                    */
75   __IM uint32_t  ROOTLOCKSTATUS;                /**< Lock Status                                        */
76   __IOM uint32_t ROOTSESWVERSION;               /**< SE SW Version                                      */
77   uint32_t       RESERVED12[1U];                /**< Reserved for future use                            */
78   uint32_t       RESERVED13[635U];              /**< Reserved for future use                            */
79   uint32_t       RESERVED14[1U];                /**< Reserved for future use                            */
80   __IM uint32_t  IPVERSION_SET;                 /**< IP version ID                                      */
81   __IOM uint32_t IF_SET;                        /**< Interrupt Flag                                     */
82   __IOM uint32_t IEN_SET;                       /**< Interrupt Enable                                   */
83   uint32_t       RESERVED15[1U];                /**< Reserved for future use                            */
84   __IOM uint32_t CHIPREVHW_SET;                 /**< Chip Revision, Hard-wired                          */
85   __IOM uint32_t CHIPREV_SET;                   /**< Part Family and Revision Values                    */
86   uint32_t       RESERVED16[2U];                /**< Reserved for future use                            */
87   __IOM uint32_t CFGSYSTIC_SET;                 /**< SysTick clock source                               */
88   uint32_t       RESERVED17[54U];               /**< Reserved for future use                            */
89   uint32_t       RESERVED18[1U];                /**< Reserved for future use                            */
90   uint32_t       RESERVED19[63U];               /**< Reserved for future use                            */
91   __IOM uint32_t CTRL_SET;                      /**< Control                                            */
92   uint32_t       RESERVED20[1U];                /**< Reserved for future use                            */
93   __IOM uint32_t DMEM0RETNCTRL_SET;             /**< DMEM0 Retention Control                            */
94   uint32_t       RESERVED21[64U];               /**< Reserved for future use                            */
95   __IOM uint32_t RAMBIASCONF_SET;               /**< RAM Bias Configuration                             */
96   uint32_t       RESERVED22[60U];               /**< Reserved for future use                            */
97   __IOM uint32_t RADIORAMRETNCTRL_SET;          /**< RADIO RAM Retention Control                        */
98   uint32_t       RESERVED23[1U];                /**< Reserved for future use                            */
99   __IOM uint32_t RADIOECCCTRL_SET;              /**< RADIO RAM ECC Control Register                     */
100   uint32_t       RESERVED24[1U];                /**< Reserved for future use                            */
101   __IM uint32_t  SEQRAMECCADDR_SET;             /**< SEQRAM ECC Address                                 */
102   __IM uint32_t  FRCRAMECCADDR_SET;             /**< FRCRAM ECC Address                                 */
103   __IOM uint32_t ICACHERAMRETNCTRL_SET;         /**< HOST ICACHERAM Retention Control                   */
104   __IOM uint32_t DMEM0PORTMAPSEL_SET;           /**< DMEM0 port remap selection                         */
105   uint32_t       RESERVED25[120U];              /**< Reserved for future use                            */
106   __IOM uint32_t ROOTDATA0_SET;                 /**< Data Register 0                                    */
107   __IOM uint32_t ROOTDATA1_SET;                 /**< Data Register 1                                    */
108   __IM uint32_t  ROOTLOCKSTATUS_SET;            /**< Lock Status                                        */
109   __IOM uint32_t ROOTSESWVERSION_SET;           /**< SE SW Version                                      */
110   uint32_t       RESERVED26[1U];                /**< Reserved for future use                            */
111   uint32_t       RESERVED27[635U];              /**< Reserved for future use                            */
112   uint32_t       RESERVED28[1U];                /**< Reserved for future use                            */
113   __IM uint32_t  IPVERSION_CLR;                 /**< IP version ID                                      */
114   __IOM uint32_t IF_CLR;                        /**< Interrupt Flag                                     */
115   __IOM uint32_t IEN_CLR;                       /**< Interrupt Enable                                   */
116   uint32_t       RESERVED29[1U];                /**< Reserved for future use                            */
117   __IOM uint32_t CHIPREVHW_CLR;                 /**< Chip Revision, Hard-wired                          */
118   __IOM uint32_t CHIPREV_CLR;                   /**< Part Family and Revision Values                    */
119   uint32_t       RESERVED30[2U];                /**< Reserved for future use                            */
120   __IOM uint32_t CFGSYSTIC_CLR;                 /**< SysTick clock source                               */
121   uint32_t       RESERVED31[54U];               /**< Reserved for future use                            */
122   uint32_t       RESERVED32[1U];                /**< Reserved for future use                            */
123   uint32_t       RESERVED33[63U];               /**< Reserved for future use                            */
124   __IOM uint32_t CTRL_CLR;                      /**< Control                                            */
125   uint32_t       RESERVED34[1U];                /**< Reserved for future use                            */
126   __IOM uint32_t DMEM0RETNCTRL_CLR;             /**< DMEM0 Retention Control                            */
127   uint32_t       RESERVED35[64U];               /**< Reserved for future use                            */
128   __IOM uint32_t RAMBIASCONF_CLR;               /**< RAM Bias Configuration                             */
129   uint32_t       RESERVED36[60U];               /**< Reserved for future use                            */
130   __IOM uint32_t RADIORAMRETNCTRL_CLR;          /**< RADIO RAM Retention Control                        */
131   uint32_t       RESERVED37[1U];                /**< Reserved for future use                            */
132   __IOM uint32_t RADIOECCCTRL_CLR;              /**< RADIO RAM ECC Control Register                     */
133   uint32_t       RESERVED38[1U];                /**< Reserved for future use                            */
134   __IM uint32_t  SEQRAMECCADDR_CLR;             /**< SEQRAM ECC Address                                 */
135   __IM uint32_t  FRCRAMECCADDR_CLR;             /**< FRCRAM ECC Address                                 */
136   __IOM uint32_t ICACHERAMRETNCTRL_CLR;         /**< HOST ICACHERAM Retention Control                   */
137   __IOM uint32_t DMEM0PORTMAPSEL_CLR;           /**< DMEM0 port remap selection                         */
138   uint32_t       RESERVED39[120U];              /**< Reserved for future use                            */
139   __IOM uint32_t ROOTDATA0_CLR;                 /**< Data Register 0                                    */
140   __IOM uint32_t ROOTDATA1_CLR;                 /**< Data Register 1                                    */
141   __IM uint32_t  ROOTLOCKSTATUS_CLR;            /**< Lock Status                                        */
142   __IOM uint32_t ROOTSESWVERSION_CLR;           /**< SE SW Version                                      */
143   uint32_t       RESERVED40[1U];                /**< Reserved for future use                            */
144   uint32_t       RESERVED41[635U];              /**< Reserved for future use                            */
145   uint32_t       RESERVED42[1U];                /**< Reserved for future use                            */
146   __IM uint32_t  IPVERSION_TGL;                 /**< IP version ID                                      */
147   __IOM uint32_t IF_TGL;                        /**< Interrupt Flag                                     */
148   __IOM uint32_t IEN_TGL;                       /**< Interrupt Enable                                   */
149   uint32_t       RESERVED43[1U];                /**< Reserved for future use                            */
150   __IOM uint32_t CHIPREVHW_TGL;                 /**< Chip Revision, Hard-wired                          */
151   __IOM uint32_t CHIPREV_TGL;                   /**< Part Family and Revision Values                    */
152   uint32_t       RESERVED44[2U];                /**< Reserved for future use                            */
153   __IOM uint32_t CFGSYSTIC_TGL;                 /**< SysTick clock source                               */
154   uint32_t       RESERVED45[54U];               /**< Reserved for future use                            */
155   uint32_t       RESERVED46[1U];                /**< Reserved for future use                            */
156   uint32_t       RESERVED47[63U];               /**< Reserved for future use                            */
157   __IOM uint32_t CTRL_TGL;                      /**< Control                                            */
158   uint32_t       RESERVED48[1U];                /**< Reserved for future use                            */
159   __IOM uint32_t DMEM0RETNCTRL_TGL;             /**< DMEM0 Retention Control                            */
160   uint32_t       RESERVED49[64U];               /**< Reserved for future use                            */
161   __IOM uint32_t RAMBIASCONF_TGL;               /**< RAM Bias Configuration                             */
162   uint32_t       RESERVED50[60U];               /**< Reserved for future use                            */
163   __IOM uint32_t RADIORAMRETNCTRL_TGL;          /**< RADIO RAM Retention Control                        */
164   uint32_t       RESERVED51[1U];                /**< Reserved for future use                            */
165   __IOM uint32_t RADIOECCCTRL_TGL;              /**< RADIO RAM ECC Control Register                     */
166   uint32_t       RESERVED52[1U];                /**< Reserved for future use                            */
167   __IM uint32_t  SEQRAMECCADDR_TGL;             /**< SEQRAM ECC Address                                 */
168   __IM uint32_t  FRCRAMECCADDR_TGL;             /**< FRCRAM ECC Address                                 */
169   __IOM uint32_t ICACHERAMRETNCTRL_TGL;         /**< HOST ICACHERAM Retention Control                   */
170   __IOM uint32_t DMEM0PORTMAPSEL_TGL;           /**< DMEM0 port remap selection                         */
171   uint32_t       RESERVED53[120U];              /**< Reserved for future use                            */
172   __IOM uint32_t ROOTDATA0_TGL;                 /**< Data Register 0                                    */
173   __IOM uint32_t ROOTDATA1_TGL;                 /**< Data Register 1                                    */
174   __IM uint32_t  ROOTLOCKSTATUS_TGL;            /**< Lock Status                                        */
175   __IOM uint32_t ROOTSESWVERSION_TGL;           /**< SE SW Version                                      */
176   uint32_t       RESERVED54[1U];                /**< Reserved for future use                            */
177 } SYSCFG_TypeDef;
178 /** @} End of group EFR32MG24_SYSCFG */
179 
180 /**************************************************************************//**
181  * @addtogroup EFR32MG24_SYSCFG
182  * @{
183  * @defgroup EFR32MG24_SYSCFG_BitFields SYSCFG Bit Fields
184  * @{
185  *****************************************************************************/
186 
187 /* Bit fields for SYSCFG IPVERSION */
188 #define _SYSCFG_IPVERSION_RESETVALUE                          0x00000003UL                               /**< Default value for SYSCFG_IPVERSION          */
189 #define _SYSCFG_IPVERSION_MASK                                0xFFFFFFFFUL                               /**< Mask for SYSCFG_IPVERSION                   */
190 #define _SYSCFG_IPVERSION_IPVERSION_SHIFT                     0                                          /**< Shift value for SYSCFG_IPVERSION            */
191 #define _SYSCFG_IPVERSION_IPVERSION_MASK                      0xFFFFFFFFUL                               /**< Bit mask for SYSCFG_IPVERSION               */
192 #define _SYSCFG_IPVERSION_IPVERSION_DEFAULT                   0x00000003UL                               /**< Mode DEFAULT for SYSCFG_IPVERSION           */
193 #define SYSCFG_IPVERSION_IPVERSION_DEFAULT                    (_SYSCFG_IPVERSION_IPVERSION_DEFAULT << 0) /**< Shifted mode DEFAULT for SYSCFG_IPVERSION   */
194 
195 /* Bit fields for SYSCFG IF */
196 #define _SYSCFG_IF_RESETVALUE                                 0x00000000UL                              /**< Default value for SYSCFG_IF                 */
197 #define _SYSCFG_IF_MASK                                       0x33033F0FUL                              /**< Mask for SYSCFG_IF                          */
198 #define SYSCFG_IF_SW0                                         (0x1UL << 0)                              /**< Software Interrupt Flag                     */
199 #define _SYSCFG_IF_SW0_SHIFT                                  0                                         /**< Shift value for SYSCFG_SW0                  */
200 #define _SYSCFG_IF_SW0_MASK                                   0x1UL                                     /**< Bit mask for SYSCFG_SW0                     */
201 #define _SYSCFG_IF_SW0_DEFAULT                                0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
202 #define SYSCFG_IF_SW0_DEFAULT                                 (_SYSCFG_IF_SW0_DEFAULT << 0)             /**< Shifted mode DEFAULT for SYSCFG_IF          */
203 #define SYSCFG_IF_SW1                                         (0x1UL << 1)                              /**< Software Interrupt Flag                     */
204 #define _SYSCFG_IF_SW1_SHIFT                                  1                                         /**< Shift value for SYSCFG_SW1                  */
205 #define _SYSCFG_IF_SW1_MASK                                   0x2UL                                     /**< Bit mask for SYSCFG_SW1                     */
206 #define _SYSCFG_IF_SW1_DEFAULT                                0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
207 #define SYSCFG_IF_SW1_DEFAULT                                 (_SYSCFG_IF_SW1_DEFAULT << 1)             /**< Shifted mode DEFAULT for SYSCFG_IF          */
208 #define SYSCFG_IF_SW2                                         (0x1UL << 2)                              /**< Software Interrupt Flag                     */
209 #define _SYSCFG_IF_SW2_SHIFT                                  2                                         /**< Shift value for SYSCFG_SW2                  */
210 #define _SYSCFG_IF_SW2_MASK                                   0x4UL                                     /**< Bit mask for SYSCFG_SW2                     */
211 #define _SYSCFG_IF_SW2_DEFAULT                                0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
212 #define SYSCFG_IF_SW2_DEFAULT                                 (_SYSCFG_IF_SW2_DEFAULT << 2)             /**< Shifted mode DEFAULT for SYSCFG_IF          */
213 #define SYSCFG_IF_SW3                                         (0x1UL << 3)                              /**< Software Interrupt Flag                     */
214 #define _SYSCFG_IF_SW3_SHIFT                                  3                                         /**< Shift value for SYSCFG_SW3                  */
215 #define _SYSCFG_IF_SW3_MASK                                   0x8UL                                     /**< Bit mask for SYSCFG_SW3                     */
216 #define _SYSCFG_IF_SW3_DEFAULT                                0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
217 #define SYSCFG_IF_SW3_DEFAULT                                 (_SYSCFG_IF_SW3_DEFAULT << 3)             /**< Shifted mode DEFAULT for SYSCFG_IF          */
218 #define SYSCFG_IF_FPIOC                                       (0x1UL << 8)                              /**< FPU Invalid Operation interrupt flag        */
219 #define _SYSCFG_IF_FPIOC_SHIFT                                8                                         /**< Shift value for SYSCFG_FPIOC                */
220 #define _SYSCFG_IF_FPIOC_MASK                                 0x100UL                                   /**< Bit mask for SYSCFG_FPIOC                   */
221 #define _SYSCFG_IF_FPIOC_DEFAULT                              0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
222 #define SYSCFG_IF_FPIOC_DEFAULT                               (_SYSCFG_IF_FPIOC_DEFAULT << 8)           /**< Shifted mode DEFAULT for SYSCFG_IF          */
223 #define SYSCFG_IF_FPDZC                                       (0x1UL << 9)                              /**< FPU Divide by zero interrupt flag           */
224 #define _SYSCFG_IF_FPDZC_SHIFT                                9                                         /**< Shift value for SYSCFG_FPDZC                */
225 #define _SYSCFG_IF_FPDZC_MASK                                 0x200UL                                   /**< Bit mask for SYSCFG_FPDZC                   */
226 #define _SYSCFG_IF_FPDZC_DEFAULT                              0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
227 #define SYSCFG_IF_FPDZC_DEFAULT                               (_SYSCFG_IF_FPDZC_DEFAULT << 9)           /**< Shifted mode DEFAULT for SYSCFG_IF          */
228 #define SYSCFG_IF_FPUFC                                       (0x1UL << 10)                             /**< FPU Underflow interrupt flag                */
229 #define _SYSCFG_IF_FPUFC_SHIFT                                10                                        /**< Shift value for SYSCFG_FPUFC                */
230 #define _SYSCFG_IF_FPUFC_MASK                                 0x400UL                                   /**< Bit mask for SYSCFG_FPUFC                   */
231 #define _SYSCFG_IF_FPUFC_DEFAULT                              0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
232 #define SYSCFG_IF_FPUFC_DEFAULT                               (_SYSCFG_IF_FPUFC_DEFAULT << 10)          /**< Shifted mode DEFAULT for SYSCFG_IF          */
233 #define SYSCFG_IF_FPOFC                                       (0x1UL << 11)                             /**< FPU Overflow interrupt flag                 */
234 #define _SYSCFG_IF_FPOFC_SHIFT                                11                                        /**< Shift value for SYSCFG_FPOFC                */
235 #define _SYSCFG_IF_FPOFC_MASK                                 0x800UL                                   /**< Bit mask for SYSCFG_FPOFC                   */
236 #define _SYSCFG_IF_FPOFC_DEFAULT                              0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
237 #define SYSCFG_IF_FPOFC_DEFAULT                               (_SYSCFG_IF_FPOFC_DEFAULT << 11)          /**< Shifted mode DEFAULT for SYSCFG_IF          */
238 #define SYSCFG_IF_FPIDC                                       (0x1UL << 12)                             /**< FPU Input denormal interrupt flag           */
239 #define _SYSCFG_IF_FPIDC_SHIFT                                12                                        /**< Shift value for SYSCFG_FPIDC                */
240 #define _SYSCFG_IF_FPIDC_MASK                                 0x1000UL                                  /**< Bit mask for SYSCFG_FPIDC                   */
241 #define _SYSCFG_IF_FPIDC_DEFAULT                              0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
242 #define SYSCFG_IF_FPIDC_DEFAULT                               (_SYSCFG_IF_FPIDC_DEFAULT << 12)          /**< Shifted mode DEFAULT for SYSCFG_IF          */
243 #define SYSCFG_IF_FPIXC                                       (0x1UL << 13)                             /**< FPU Inexact interrupt flag                  */
244 #define _SYSCFG_IF_FPIXC_SHIFT                                13                                        /**< Shift value for SYSCFG_FPIXC                */
245 #define _SYSCFG_IF_FPIXC_MASK                                 0x2000UL                                  /**< Bit mask for SYSCFG_FPIXC                   */
246 #define _SYSCFG_IF_FPIXC_DEFAULT                              0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
247 #define SYSCFG_IF_FPIXC_DEFAULT                               (_SYSCFG_IF_FPIXC_DEFAULT << 13)          /**< Shifted mode DEFAULT for SYSCFG_IF          */
248 #define SYSCFG_IF_HOST2SRWBUSERR                              (0x1UL << 16)                             /**< HOST2SRWBUSERRIF Interrupt Flag             */
249 #define _SYSCFG_IF_HOST2SRWBUSERR_SHIFT                       16                                        /**< Shift value for SYSCFG_HOST2SRWBUSERR       */
250 #define _SYSCFG_IF_HOST2SRWBUSERR_MASK                        0x10000UL                                 /**< Bit mask for SYSCFG_HOST2SRWBUSERR          */
251 #define _SYSCFG_IF_HOST2SRWBUSERR_DEFAULT                     0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
252 #define SYSCFG_IF_HOST2SRWBUSERR_DEFAULT                      (_SYSCFG_IF_HOST2SRWBUSERR_DEFAULT << 16) /**< Shifted mode DEFAULT for SYSCFG_IF          */
253 #define SYSCFG_IF_SRW2HOSTBUSERR                              (0x1UL << 17)                             /**< SRW2HOSTBUSERRIF Interrupt Flag             */
254 #define _SYSCFG_IF_SRW2HOSTBUSERR_SHIFT                       17                                        /**< Shift value for SYSCFG_SRW2HOSTBUSERR       */
255 #define _SYSCFG_IF_SRW2HOSTBUSERR_MASK                        0x20000UL                                 /**< Bit mask for SYSCFG_SRW2HOSTBUSERR          */
256 #define _SYSCFG_IF_SRW2HOSTBUSERR_DEFAULT                     0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
257 #define SYSCFG_IF_SRW2HOSTBUSERR_DEFAULT                      (_SYSCFG_IF_SRW2HOSTBUSERR_DEFAULT << 17) /**< Shifted mode DEFAULT for SYSCFG_IF          */
258 #define SYSCFG_IF_SEQRAMERR1B                                 (0x1UL << 24)                             /**< SEQRAM Error 1-bit Interrupt Flag           */
259 #define _SYSCFG_IF_SEQRAMERR1B_SHIFT                          24                                        /**< Shift value for SYSCFG_SEQRAMERR1B          */
260 #define _SYSCFG_IF_SEQRAMERR1B_MASK                           0x1000000UL                               /**< Bit mask for SYSCFG_SEQRAMERR1B             */
261 #define _SYSCFG_IF_SEQRAMERR1B_DEFAULT                        0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
262 #define SYSCFG_IF_SEQRAMERR1B_DEFAULT                         (_SYSCFG_IF_SEQRAMERR1B_DEFAULT << 24)    /**< Shifted mode DEFAULT for SYSCFG_IF          */
263 #define SYSCFG_IF_SEQRAMERR2B                                 (0x1UL << 25)                             /**< SEQRAM Error 2-bit Interrupt Flag           */
264 #define _SYSCFG_IF_SEQRAMERR2B_SHIFT                          25                                        /**< Shift value for SYSCFG_SEQRAMERR2B          */
265 #define _SYSCFG_IF_SEQRAMERR2B_MASK                           0x2000000UL                               /**< Bit mask for SYSCFG_SEQRAMERR2B             */
266 #define _SYSCFG_IF_SEQRAMERR2B_DEFAULT                        0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
267 #define SYSCFG_IF_SEQRAMERR2B_DEFAULT                         (_SYSCFG_IF_SEQRAMERR2B_DEFAULT << 25)    /**< Shifted mode DEFAULT for SYSCFG_IF          */
268 #define SYSCFG_IF_FRCRAMERR1B                                 (0x1UL << 28)                             /**< FRCRAM Error 1-bit Interrupt Flag           */
269 #define _SYSCFG_IF_FRCRAMERR1B_SHIFT                          28                                        /**< Shift value for SYSCFG_FRCRAMERR1B          */
270 #define _SYSCFG_IF_FRCRAMERR1B_MASK                           0x10000000UL                              /**< Bit mask for SYSCFG_FRCRAMERR1B             */
271 #define _SYSCFG_IF_FRCRAMERR1B_DEFAULT                        0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
272 #define SYSCFG_IF_FRCRAMERR1B_DEFAULT                         (_SYSCFG_IF_FRCRAMERR1B_DEFAULT << 28)    /**< Shifted mode DEFAULT for SYSCFG_IF          */
273 #define SYSCFG_IF_FRCRAMERR2B                                 (0x1UL << 29)                             /**< FRCRAM Error 2-bit Interrupt Flag           */
274 #define _SYSCFG_IF_FRCRAMERR2B_SHIFT                          29                                        /**< Shift value for SYSCFG_FRCRAMERR2B          */
275 #define _SYSCFG_IF_FRCRAMERR2B_MASK                           0x20000000UL                              /**< Bit mask for SYSCFG_FRCRAMERR2B             */
276 #define _SYSCFG_IF_FRCRAMERR2B_DEFAULT                        0x00000000UL                              /**< Mode DEFAULT for SYSCFG_IF                  */
277 #define SYSCFG_IF_FRCRAMERR2B_DEFAULT                         (_SYSCFG_IF_FRCRAMERR2B_DEFAULT << 29)    /**< Shifted mode DEFAULT for SYSCFG_IF          */
278 
279 /* Bit fields for SYSCFG IEN */
280 #define _SYSCFG_IEN_RESETVALUE                                0x00000000UL                               /**< Default value for SYSCFG_IEN                */
281 #define _SYSCFG_IEN_MASK                                      0x33033F0FUL                               /**< Mask for SYSCFG_IEN                         */
282 #define SYSCFG_IEN_SW0                                        (0x1UL << 0)                               /**< Software Interrupt Enable                   */
283 #define _SYSCFG_IEN_SW0_SHIFT                                 0                                          /**< Shift value for SYSCFG_SW0                  */
284 #define _SYSCFG_IEN_SW0_MASK                                  0x1UL                                      /**< Bit mask for SYSCFG_SW0                     */
285 #define _SYSCFG_IEN_SW0_DEFAULT                               0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
286 #define SYSCFG_IEN_SW0_DEFAULT                                (_SYSCFG_IEN_SW0_DEFAULT << 0)             /**< Shifted mode DEFAULT for SYSCFG_IEN         */
287 #define SYSCFG_IEN_SW1                                        (0x1UL << 1)                               /**< Software Interrupt Enable                   */
288 #define _SYSCFG_IEN_SW1_SHIFT                                 1                                          /**< Shift value for SYSCFG_SW1                  */
289 #define _SYSCFG_IEN_SW1_MASK                                  0x2UL                                      /**< Bit mask for SYSCFG_SW1                     */
290 #define _SYSCFG_IEN_SW1_DEFAULT                               0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
291 #define SYSCFG_IEN_SW1_DEFAULT                                (_SYSCFG_IEN_SW1_DEFAULT << 1)             /**< Shifted mode DEFAULT for SYSCFG_IEN         */
292 #define SYSCFG_IEN_SW2                                        (0x1UL << 2)                               /**< Software Interrupt Enable                   */
293 #define _SYSCFG_IEN_SW2_SHIFT                                 2                                          /**< Shift value for SYSCFG_SW2                  */
294 #define _SYSCFG_IEN_SW2_MASK                                  0x4UL                                      /**< Bit mask for SYSCFG_SW2                     */
295 #define _SYSCFG_IEN_SW2_DEFAULT                               0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
296 #define SYSCFG_IEN_SW2_DEFAULT                                (_SYSCFG_IEN_SW2_DEFAULT << 2)             /**< Shifted mode DEFAULT for SYSCFG_IEN         */
297 #define SYSCFG_IEN_SW3                                        (0x1UL << 3)                               /**< Software Interrupt Enable                   */
298 #define _SYSCFG_IEN_SW3_SHIFT                                 3                                          /**< Shift value for SYSCFG_SW3                  */
299 #define _SYSCFG_IEN_SW3_MASK                                  0x8UL                                      /**< Bit mask for SYSCFG_SW3                     */
300 #define _SYSCFG_IEN_SW3_DEFAULT                               0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
301 #define SYSCFG_IEN_SW3_DEFAULT                                (_SYSCFG_IEN_SW3_DEFAULT << 3)             /**< Shifted mode DEFAULT for SYSCFG_IEN         */
302 #define SYSCFG_IEN_FPIOC                                      (0x1UL << 8)                               /**< FPU Invalid Operation Interrupt Enable      */
303 #define _SYSCFG_IEN_FPIOC_SHIFT                               8                                          /**< Shift value for SYSCFG_FPIOC                */
304 #define _SYSCFG_IEN_FPIOC_MASK                                0x100UL                                    /**< Bit mask for SYSCFG_FPIOC                   */
305 #define _SYSCFG_IEN_FPIOC_DEFAULT                             0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
306 #define SYSCFG_IEN_FPIOC_DEFAULT                              (_SYSCFG_IEN_FPIOC_DEFAULT << 8)           /**< Shifted mode DEFAULT for SYSCFG_IEN         */
307 #define SYSCFG_IEN_FPDZC                                      (0x1UL << 9)                               /**< FPU Divide by zero Interrupt Enable         */
308 #define _SYSCFG_IEN_FPDZC_SHIFT                               9                                          /**< Shift value for SYSCFG_FPDZC                */
309 #define _SYSCFG_IEN_FPDZC_MASK                                0x200UL                                    /**< Bit mask for SYSCFG_FPDZC                   */
310 #define _SYSCFG_IEN_FPDZC_DEFAULT                             0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
311 #define SYSCFG_IEN_FPDZC_DEFAULT                              (_SYSCFG_IEN_FPDZC_DEFAULT << 9)           /**< Shifted mode DEFAULT for SYSCFG_IEN         */
312 #define SYSCFG_IEN_FPUFC                                      (0x1UL << 10)                              /**< FPU Underflow Interrupt Enable              */
313 #define _SYSCFG_IEN_FPUFC_SHIFT                               10                                         /**< Shift value for SYSCFG_FPUFC                */
314 #define _SYSCFG_IEN_FPUFC_MASK                                0x400UL                                    /**< Bit mask for SYSCFG_FPUFC                   */
315 #define _SYSCFG_IEN_FPUFC_DEFAULT                             0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
316 #define SYSCFG_IEN_FPUFC_DEFAULT                              (_SYSCFG_IEN_FPUFC_DEFAULT << 10)          /**< Shifted mode DEFAULT for SYSCFG_IEN         */
317 #define SYSCFG_IEN_FPOFC                                      (0x1UL << 11)                              /**< FPU Overflow Interrupt Enable               */
318 #define _SYSCFG_IEN_FPOFC_SHIFT                               11                                         /**< Shift value for SYSCFG_FPOFC                */
319 #define _SYSCFG_IEN_FPOFC_MASK                                0x800UL                                    /**< Bit mask for SYSCFG_FPOFC                   */
320 #define _SYSCFG_IEN_FPOFC_DEFAULT                             0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
321 #define SYSCFG_IEN_FPOFC_DEFAULT                              (_SYSCFG_IEN_FPOFC_DEFAULT << 11)          /**< Shifted mode DEFAULT for SYSCFG_IEN         */
322 #define SYSCFG_IEN_FPIDC                                      (0x1UL << 12)                              /**< FPU Input denormal Interrupt Enable         */
323 #define _SYSCFG_IEN_FPIDC_SHIFT                               12                                         /**< Shift value for SYSCFG_FPIDC                */
324 #define _SYSCFG_IEN_FPIDC_MASK                                0x1000UL                                   /**< Bit mask for SYSCFG_FPIDC                   */
325 #define _SYSCFG_IEN_FPIDC_DEFAULT                             0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
326 #define SYSCFG_IEN_FPIDC_DEFAULT                              (_SYSCFG_IEN_FPIDC_DEFAULT << 12)          /**< Shifted mode DEFAULT for SYSCFG_IEN         */
327 #define SYSCFG_IEN_FPIXC                                      (0x1UL << 13)                              /**< FPU Inexact Interrupt Enable                */
328 #define _SYSCFG_IEN_FPIXC_SHIFT                               13                                         /**< Shift value for SYSCFG_FPIXC                */
329 #define _SYSCFG_IEN_FPIXC_MASK                                0x2000UL                                   /**< Bit mask for SYSCFG_FPIXC                   */
330 #define _SYSCFG_IEN_FPIXC_DEFAULT                             0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
331 #define SYSCFG_IEN_FPIXC_DEFAULT                              (_SYSCFG_IEN_FPIXC_DEFAULT << 13)          /**< Shifted mode DEFAULT for SYSCFG_IEN         */
332 #define SYSCFG_IEN_HOST2SRWBUSERR                             (0x1UL << 16)                              /**< HOST2SRWBUSERRIEN Interrupt Enable          */
333 #define _SYSCFG_IEN_HOST2SRWBUSERR_SHIFT                      16                                         /**< Shift value for SYSCFG_HOST2SRWBUSERR       */
334 #define _SYSCFG_IEN_HOST2SRWBUSERR_MASK                       0x10000UL                                  /**< Bit mask for SYSCFG_HOST2SRWBUSERR          */
335 #define _SYSCFG_IEN_HOST2SRWBUSERR_DEFAULT                    0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
336 #define SYSCFG_IEN_HOST2SRWBUSERR_DEFAULT                     (_SYSCFG_IEN_HOST2SRWBUSERR_DEFAULT << 16) /**< Shifted mode DEFAULT for SYSCFG_IEN         */
337 #define SYSCFG_IEN_SRW2HOSTBUSERR                             (0x1UL << 17)                              /**< SRW2HOSTBUSERRIEN Interrupt Enable          */
338 #define _SYSCFG_IEN_SRW2HOSTBUSERR_SHIFT                      17                                         /**< Shift value for SYSCFG_SRW2HOSTBUSERR       */
339 #define _SYSCFG_IEN_SRW2HOSTBUSERR_MASK                       0x20000UL                                  /**< Bit mask for SYSCFG_SRW2HOSTBUSERR          */
340 #define _SYSCFG_IEN_SRW2HOSTBUSERR_DEFAULT                    0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
341 #define SYSCFG_IEN_SRW2HOSTBUSERR_DEFAULT                     (_SYSCFG_IEN_SRW2HOSTBUSERR_DEFAULT << 17) /**< Shifted mode DEFAULT for SYSCFG_IEN         */
342 #define SYSCFG_IEN_SEQRAMERR1B                                (0x1UL << 24)                              /**< SEQRAM Error 1-bit Interrupt Enable         */
343 #define _SYSCFG_IEN_SEQRAMERR1B_SHIFT                         24                                         /**< Shift value for SYSCFG_SEQRAMERR1B          */
344 #define _SYSCFG_IEN_SEQRAMERR1B_MASK                          0x1000000UL                                /**< Bit mask for SYSCFG_SEQRAMERR1B             */
345 #define _SYSCFG_IEN_SEQRAMERR1B_DEFAULT                       0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
346 #define SYSCFG_IEN_SEQRAMERR1B_DEFAULT                        (_SYSCFG_IEN_SEQRAMERR1B_DEFAULT << 24)    /**< Shifted mode DEFAULT for SYSCFG_IEN         */
347 #define SYSCFG_IEN_SEQRAMERR2B                                (0x1UL << 25)                              /**< SEQRAM Error 2-bit Interrupt Enable         */
348 #define _SYSCFG_IEN_SEQRAMERR2B_SHIFT                         25                                         /**< Shift value for SYSCFG_SEQRAMERR2B          */
349 #define _SYSCFG_IEN_SEQRAMERR2B_MASK                          0x2000000UL                                /**< Bit mask for SYSCFG_SEQRAMERR2B             */
350 #define _SYSCFG_IEN_SEQRAMERR2B_DEFAULT                       0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
351 #define SYSCFG_IEN_SEQRAMERR2B_DEFAULT                        (_SYSCFG_IEN_SEQRAMERR2B_DEFAULT << 25)    /**< Shifted mode DEFAULT for SYSCFG_IEN         */
352 #define SYSCFG_IEN_FRCRAMERR1B                                (0x1UL << 28)                              /**< FRCRAM Error 1-bit Interrupt Enable         */
353 #define _SYSCFG_IEN_FRCRAMERR1B_SHIFT                         28                                         /**< Shift value for SYSCFG_FRCRAMERR1B          */
354 #define _SYSCFG_IEN_FRCRAMERR1B_MASK                          0x10000000UL                               /**< Bit mask for SYSCFG_FRCRAMERR1B             */
355 #define _SYSCFG_IEN_FRCRAMERR1B_DEFAULT                       0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
356 #define SYSCFG_IEN_FRCRAMERR1B_DEFAULT                        (_SYSCFG_IEN_FRCRAMERR1B_DEFAULT << 28)    /**< Shifted mode DEFAULT for SYSCFG_IEN         */
357 #define SYSCFG_IEN_FRCRAMERR2B                                (0x1UL << 29)                              /**< FRCRAM Error 2-bit Interrupt Enable         */
358 #define _SYSCFG_IEN_FRCRAMERR2B_SHIFT                         29                                         /**< Shift value for SYSCFG_FRCRAMERR2B          */
359 #define _SYSCFG_IEN_FRCRAMERR2B_MASK                          0x20000000UL                               /**< Bit mask for SYSCFG_FRCRAMERR2B             */
360 #define _SYSCFG_IEN_FRCRAMERR2B_DEFAULT                       0x00000000UL                               /**< Mode DEFAULT for SYSCFG_IEN                 */
361 #define SYSCFG_IEN_FRCRAMERR2B_DEFAULT                        (_SYSCFG_IEN_FRCRAMERR2B_DEFAULT << 29)    /**< Shifted mode DEFAULT for SYSCFG_IEN         */
362 
363 /* Bit fields for SYSCFG CHIPREVHW */
364 #define _SYSCFG_CHIPREVHW_RESETVALUE                          0x00000C01UL                            /**< Default value for SYSCFG_CHIPREVHW          */
365 #define _SYSCFG_CHIPREVHW_MASK                                0xFF0FFFFFUL                            /**< Mask for SYSCFG_CHIPREVHW                   */
366 #define _SYSCFG_CHIPREVHW_MAJOR_SHIFT                         0                                       /**< Shift value for SYSCFG_MAJOR                */
367 #define _SYSCFG_CHIPREVHW_MAJOR_MASK                          0x3FUL                                  /**< Bit mask for SYSCFG_MAJOR                   */
368 #define _SYSCFG_CHIPREVHW_MAJOR_DEFAULT                       0x00000001UL                            /**< Mode DEFAULT for SYSCFG_CHIPREVHW           */
369 #define SYSCFG_CHIPREVHW_MAJOR_DEFAULT                        (_SYSCFG_CHIPREVHW_MAJOR_DEFAULT << 0)  /**< Shifted mode DEFAULT for SYSCFG_CHIPREVHW   */
370 #define _SYSCFG_CHIPREVHW_FAMILY_SHIFT                        6                                       /**< Shift value for SYSCFG_FAMILY               */
371 #define _SYSCFG_CHIPREVHW_FAMILY_MASK                         0xFC0UL                                 /**< Bit mask for SYSCFG_FAMILY                  */
372 #define _SYSCFG_CHIPREVHW_FAMILY_DEFAULT                      0x00000030UL                            /**< Mode DEFAULT for SYSCFG_CHIPREVHW           */
373 #define SYSCFG_CHIPREVHW_FAMILY_DEFAULT                       (_SYSCFG_CHIPREVHW_FAMILY_DEFAULT << 6) /**< Shifted mode DEFAULT for SYSCFG_CHIPREVHW   */
374 #define _SYSCFG_CHIPREVHW_MINOR_SHIFT                         12                                      /**< Shift value for SYSCFG_MINOR                */
375 #define _SYSCFG_CHIPREVHW_MINOR_MASK                          0xFF000UL                               /**< Bit mask for SYSCFG_MINOR                   */
376 #define _SYSCFG_CHIPREVHW_MINOR_DEFAULT                       0x00000000UL                            /**< Mode DEFAULT for SYSCFG_CHIPREVHW           */
377 #define SYSCFG_CHIPREVHW_MINOR_DEFAULT                        (_SYSCFG_CHIPREVHW_MINOR_DEFAULT << 12) /**< Shifted mode DEFAULT for SYSCFG_CHIPREVHW   */
378 
379 /* Bit fields for SYSCFG CHIPREV */
380 #define _SYSCFG_CHIPREV_RESETVALUE                            0x00000000UL                          /**< Default value for SYSCFG_CHIPREV            */
381 #define _SYSCFG_CHIPREV_MASK                                  0x000FFFFFUL                          /**< Mask for SYSCFG_CHIPREV                     */
382 #define _SYSCFG_CHIPREV_MAJOR_SHIFT                           0                                     /**< Shift value for SYSCFG_MAJOR                */
383 #define _SYSCFG_CHIPREV_MAJOR_MASK                            0x3FUL                                /**< Bit mask for SYSCFG_MAJOR                   */
384 #define _SYSCFG_CHIPREV_MAJOR_DEFAULT                         0x00000000UL                          /**< Mode DEFAULT for SYSCFG_CHIPREV             */
385 #define SYSCFG_CHIPREV_MAJOR_DEFAULT                          (_SYSCFG_CHIPREV_MAJOR_DEFAULT << 0)  /**< Shifted mode DEFAULT for SYSCFG_CHIPREV     */
386 #define _SYSCFG_CHIPREV_FAMILY_SHIFT                          6                                     /**< Shift value for SYSCFG_FAMILY               */
387 #define _SYSCFG_CHIPREV_FAMILY_MASK                           0xFC0UL                               /**< Bit mask for SYSCFG_FAMILY                  */
388 #define _SYSCFG_CHIPREV_FAMILY_DEFAULT                        0x00000000UL                          /**< Mode DEFAULT for SYSCFG_CHIPREV             */
389 #define SYSCFG_CHIPREV_FAMILY_DEFAULT                         (_SYSCFG_CHIPREV_FAMILY_DEFAULT << 6) /**< Shifted mode DEFAULT for SYSCFG_CHIPREV     */
390 #define _SYSCFG_CHIPREV_MINOR_SHIFT                           12                                    /**< Shift value for SYSCFG_MINOR                */
391 #define _SYSCFG_CHIPREV_MINOR_MASK                            0xFF000UL                             /**< Bit mask for SYSCFG_MINOR                   */
392 #define _SYSCFG_CHIPREV_MINOR_DEFAULT                         0x00000000UL                          /**< Mode DEFAULT for SYSCFG_CHIPREV             */
393 #define SYSCFG_CHIPREV_MINOR_DEFAULT                          (_SYSCFG_CHIPREV_MINOR_DEFAULT << 12) /**< Shifted mode DEFAULT for SYSCFG_CHIPREV     */
394 
395 /* Bit fields for SYSCFG CFGSYSTIC */
396 #define _SYSCFG_CFGSYSTIC_RESETVALUE                          0x00000000UL                                    /**< Default value for SYSCFG_CFGSYSTIC          */
397 #define _SYSCFG_CFGSYSTIC_MASK                                0x00000001UL                                    /**< Mask for SYSCFG_CFGSYSTIC                   */
398 #define SYSCFG_CFGSYSTIC_SYSTICEXTCLKEN                       (0x1UL << 0)                                    /**< SysTick External Clock Enable               */
399 #define _SYSCFG_CFGSYSTIC_SYSTICEXTCLKEN_SHIFT                0                                               /**< Shift value for SYSCFG_SYSTICEXTCLKEN       */
400 #define _SYSCFG_CFGSYSTIC_SYSTICEXTCLKEN_MASK                 0x1UL                                           /**< Bit mask for SYSCFG_SYSTICEXTCLKEN          */
401 #define _SYSCFG_CFGSYSTIC_SYSTICEXTCLKEN_DEFAULT              0x00000000UL                                    /**< Mode DEFAULT for SYSCFG_CFGSYSTIC           */
402 #define SYSCFG_CFGSYSTIC_SYSTICEXTCLKEN_DEFAULT               (_SYSCFG_CFGSYSTIC_SYSTICEXTCLKEN_DEFAULT << 0) /**< Shifted mode DEFAULT for SYSCFG_CFGSYSTIC   */
403 
404 /* Bit fields for SYSCFG CTRL */
405 #define _SYSCFG_CTRL_RESETVALUE                               0x00000023UL                                 /**< Default value for SYSCFG_CTRL               */
406 #define _SYSCFG_CTRL_MASK                                     0x00000023UL                                 /**< Mask for SYSCFG_CTRL                        */
407 #define SYSCFG_CTRL_ADDRFAULTEN                               (0x1UL << 0)                                 /**< Invalid Address Bus Fault Response Enabl    */
408 #define _SYSCFG_CTRL_ADDRFAULTEN_SHIFT                        0                                            /**< Shift value for SYSCFG_ADDRFAULTEN          */
409 #define _SYSCFG_CTRL_ADDRFAULTEN_MASK                         0x1UL                                        /**< Bit mask for SYSCFG_ADDRFAULTEN             */
410 #define _SYSCFG_CTRL_ADDRFAULTEN_DEFAULT                      0x00000001UL                                 /**< Mode DEFAULT for SYSCFG_CTRL                */
411 #define SYSCFG_CTRL_ADDRFAULTEN_DEFAULT                       (_SYSCFG_CTRL_ADDRFAULTEN_DEFAULT << 0)      /**< Shifted mode DEFAULT for SYSCFG_CTRL        */
412 #define SYSCFG_CTRL_CLKDISFAULTEN                             (0x1UL << 1)                                 /**< Disabled Clkbus Bus Fault Enable            */
413 #define _SYSCFG_CTRL_CLKDISFAULTEN_SHIFT                      1                                            /**< Shift value for SYSCFG_CLKDISFAULTEN        */
414 #define _SYSCFG_CTRL_CLKDISFAULTEN_MASK                       0x2UL                                        /**< Bit mask for SYSCFG_CLKDISFAULTEN           */
415 #define _SYSCFG_CTRL_CLKDISFAULTEN_DEFAULT                    0x00000001UL                                 /**< Mode DEFAULT for SYSCFG_CTRL                */
416 #define SYSCFG_CTRL_CLKDISFAULTEN_DEFAULT                     (_SYSCFG_CTRL_CLKDISFAULTEN_DEFAULT << 1)    /**< Shifted mode DEFAULT for SYSCFG_CTRL        */
417 #define SYSCFG_CTRL_RAMECCERRFAULTEN                          (0x1UL << 5)                                 /**< Two bit ECC error bus fault response ena    */
418 #define _SYSCFG_CTRL_RAMECCERRFAULTEN_SHIFT                   5                                            /**< Shift value for SYSCFG_RAMECCERRFAULTEN     */
419 #define _SYSCFG_CTRL_RAMECCERRFAULTEN_MASK                    0x20UL                                       /**< Bit mask for SYSCFG_RAMECCERRFAULTEN        */
420 #define _SYSCFG_CTRL_RAMECCERRFAULTEN_DEFAULT                 0x00000001UL                                 /**< Mode DEFAULT for SYSCFG_CTRL                */
421 #define SYSCFG_CTRL_RAMECCERRFAULTEN_DEFAULT                  (_SYSCFG_CTRL_RAMECCERRFAULTEN_DEFAULT << 5) /**< Shifted mode DEFAULT for SYSCFG_CTRL        */
422 
423 /* Bit fields for SYSCFG DMEM0RETNCTRL */
424 #define _SYSCFG_DMEM0RETNCTRL_RESETVALUE                      0x00000000UL                                       /**< Default value for SYSCFG_DMEM0RETNCTRL      */
425 #define _SYSCFG_DMEM0RETNCTRL_MASK                            0x00007FFFUL                                       /**< Mask for SYSCFG_DMEM0RETNCTRL               */
426 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_SHIFT               0                                                  /**< Shift value for SYSCFG_RAMRETNCTRL          */
427 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_MASK                0x7FFFUL                                           /**< Bit mask for SYSCFG_RAMRETNCTRL             */
428 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_DEFAULT             0x00000000UL                                       /**< Mode DEFAULT for SYSCFG_DMEM0RETNCTRL       */
429 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_ALLON               0x00000000UL                                       /**< Mode ALLON for SYSCFG_DMEM0RETNCTRL         */
430 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK15               0x00004000UL                                       /**< Mode BLK15 for SYSCFG_DMEM0RETNCTRL         */
431 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK14TO15           0x00006000UL                                       /**< Mode BLK14TO15 for SYSCFG_DMEM0RETNCTRL     */
432 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK13TO15           0x00007000UL                                       /**< Mode BLK13TO15 for SYSCFG_DMEM0RETNCTRL     */
433 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK12TO15           0x00007800UL                                       /**< Mode BLK12TO15 for SYSCFG_DMEM0RETNCTRL     */
434 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK11TO15           0x00007C00UL                                       /**< Mode BLK11TO15 for SYSCFG_DMEM0RETNCTRL     */
435 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK10TO15           0x00007E00UL                                       /**< Mode BLK10TO15 for SYSCFG_DMEM0RETNCTRL     */
436 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK9TO15            0x00007F00UL                                       /**< Mode BLK9TO15 for SYSCFG_DMEM0RETNCTRL      */
437 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK8TO15            0x00007F80UL                                       /**< Mode BLK8TO15 for SYSCFG_DMEM0RETNCTRL      */
438 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK7TO15            0x00007FC0UL                                       /**< Mode BLK7TO15 for SYSCFG_DMEM0RETNCTRL      */
439 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK6TO15            0x00007FE0UL                                       /**< Mode BLK6TO15 for SYSCFG_DMEM0RETNCTRL      */
440 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK5TO15            0x00007FF0UL                                       /**< Mode BLK5TO15 for SYSCFG_DMEM0RETNCTRL      */
441 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK4TO15            0x00007FF8UL                                       /**< Mode BLK4TO15 for SYSCFG_DMEM0RETNCTRL      */
442 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK3TO15            0x00007FFCUL                                       /**< Mode BLK3TO15 for SYSCFG_DMEM0RETNCTRL      */
443 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK2TO15            0x00007FFEUL                                       /**< Mode BLK2TO15 for SYSCFG_DMEM0RETNCTRL      */
444 #define _SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK1TO15            0x00007FFFUL                                       /**< Mode BLK1TO15 for SYSCFG_DMEM0RETNCTRL      */
445 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_DEFAULT              (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_DEFAULT << 0)   /**< Shifted mode DEFAULT for SYSCFG_DMEM0RETNCTRL*/
446 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_ALLON                (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_ALLON << 0)     /**< Shifted mode ALLON for SYSCFG_DMEM0RETNCTRL */
447 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK15                (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK15 << 0)     /**< Shifted mode BLK15 for SYSCFG_DMEM0RETNCTRL */
448 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK14TO15            (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK14TO15 << 0) /**< Shifted mode BLK14TO15 for SYSCFG_DMEM0RETNCTRL*/
449 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK13TO15            (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK13TO15 << 0) /**< Shifted mode BLK13TO15 for SYSCFG_DMEM0RETNCTRL*/
450 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK12TO15            (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK12TO15 << 0) /**< Shifted mode BLK12TO15 for SYSCFG_DMEM0RETNCTRL*/
451 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK11TO15            (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK11TO15 << 0) /**< Shifted mode BLK11TO15 for SYSCFG_DMEM0RETNCTRL*/
452 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK10TO15            (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK10TO15 << 0) /**< Shifted mode BLK10TO15 for SYSCFG_DMEM0RETNCTRL*/
453 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK9TO15             (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK9TO15 << 0)  /**< Shifted mode BLK9TO15 for SYSCFG_DMEM0RETNCTRL*/
454 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK8TO15             (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK8TO15 << 0)  /**< Shifted mode BLK8TO15 for SYSCFG_DMEM0RETNCTRL*/
455 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK7TO15             (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK7TO15 << 0)  /**< Shifted mode BLK7TO15 for SYSCFG_DMEM0RETNCTRL*/
456 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK6TO15             (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK6TO15 << 0)  /**< Shifted mode BLK6TO15 for SYSCFG_DMEM0RETNCTRL*/
457 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK5TO15             (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK5TO15 << 0)  /**< Shifted mode BLK5TO15 for SYSCFG_DMEM0RETNCTRL*/
458 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK4TO15             (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK4TO15 << 0)  /**< Shifted mode BLK4TO15 for SYSCFG_DMEM0RETNCTRL*/
459 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK3TO15             (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK3TO15 << 0)  /**< Shifted mode BLK3TO15 for SYSCFG_DMEM0RETNCTRL*/
460 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK2TO15             (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK2TO15 << 0)  /**< Shifted mode BLK2TO15 for SYSCFG_DMEM0RETNCTRL*/
461 #define SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK1TO15             (_SYSCFG_DMEM0RETNCTRL_RAMRETNCTRL_BLK1TO15 << 0)  /**< Shifted mode BLK1TO15 for SYSCFG_DMEM0RETNCTRL*/
462 
463 /* Bit fields for SYSCFG RAMBIASCONF */
464 #define _SYSCFG_RAMBIASCONF_RESETVALUE                        0x00000002UL                                   /**< Default value for SYSCFG_RAMBIASCONF        */
465 #define _SYSCFG_RAMBIASCONF_MASK                              0x0000000FUL                                   /**< Mask for SYSCFG_RAMBIASCONF                 */
466 #define _SYSCFG_RAMBIASCONF_RAMBIASCTRL_SHIFT                 0                                              /**< Shift value for SYSCFG_RAMBIASCTRL          */
467 #define _SYSCFG_RAMBIASCONF_RAMBIASCTRL_MASK                  0xFUL                                          /**< Bit mask for SYSCFG_RAMBIASCTRL             */
468 #define _SYSCFG_RAMBIASCONF_RAMBIASCTRL_DEFAULT               0x00000002UL                                   /**< Mode DEFAULT for SYSCFG_RAMBIASCONF         */
469 #define _SYSCFG_RAMBIASCONF_RAMBIASCTRL_No                    0x00000000UL                                   /**< Mode No for SYSCFG_RAMBIASCONF              */
470 #define _SYSCFG_RAMBIASCONF_RAMBIASCTRL_VSB100                0x00000001UL                                   /**< Mode VSB100 for SYSCFG_RAMBIASCONF          */
471 #define _SYSCFG_RAMBIASCONF_RAMBIASCTRL_VSB200                0x00000002UL                                   /**< Mode VSB200 for SYSCFG_RAMBIASCONF          */
472 #define _SYSCFG_RAMBIASCONF_RAMBIASCTRL_VSB300                0x00000004UL                                   /**< Mode VSB300 for SYSCFG_RAMBIASCONF          */
473 #define _SYSCFG_RAMBIASCONF_RAMBIASCTRL_VSB400                0x00000008UL                                   /**< Mode VSB400 for SYSCFG_RAMBIASCONF          */
474 #define SYSCFG_RAMBIASCONF_RAMBIASCTRL_DEFAULT                (_SYSCFG_RAMBIASCONF_RAMBIASCTRL_DEFAULT << 0) /**< Shifted mode DEFAULT for SYSCFG_RAMBIASCONF */
475 #define SYSCFG_RAMBIASCONF_RAMBIASCTRL_No                     (_SYSCFG_RAMBIASCONF_RAMBIASCTRL_No << 0)      /**< Shifted mode No for SYSCFG_RAMBIASCONF      */
476 #define SYSCFG_RAMBIASCONF_RAMBIASCTRL_VSB100                 (_SYSCFG_RAMBIASCONF_RAMBIASCTRL_VSB100 << 0)  /**< Shifted mode VSB100 for SYSCFG_RAMBIASCONF  */
477 #define SYSCFG_RAMBIASCONF_RAMBIASCTRL_VSB200                 (_SYSCFG_RAMBIASCONF_RAMBIASCTRL_VSB200 << 0)  /**< Shifted mode VSB200 for SYSCFG_RAMBIASCONF  */
478 #define SYSCFG_RAMBIASCONF_RAMBIASCTRL_VSB300                 (_SYSCFG_RAMBIASCONF_RAMBIASCTRL_VSB300 << 0)  /**< Shifted mode VSB300 for SYSCFG_RAMBIASCONF  */
479 #define SYSCFG_RAMBIASCONF_RAMBIASCTRL_VSB400                 (_SYSCFG_RAMBIASCONF_RAMBIASCTRL_VSB400 << 0)  /**< Shifted mode VSB400 for SYSCFG_RAMBIASCONF  */
480 
481 /* Bit fields for SYSCFG RADIORAMRETNCTRL */
482 #define _SYSCFG_RADIORAMRETNCTRL_RESETVALUE                   0x00000000UL                                           /**< Default value for SYSCFG_RADIORAMRETNCTRL   */
483 #define _SYSCFG_RADIORAMRETNCTRL_MASK                         0x00000103UL                                           /**< Mask for SYSCFG_RADIORAMRETNCTRL            */
484 #define _SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_SHIFT         0                                                      /**< Shift value for SYSCFG_SEQRAMRETNCTRL       */
485 #define _SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_MASK          0x3UL                                                  /**< Bit mask for SYSCFG_SEQRAMRETNCTRL          */
486 #define _SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_DEFAULT       0x00000000UL                                           /**< Mode DEFAULT for SYSCFG_RADIORAMRETNCTRL    */
487 #define _SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_ALLON         0x00000000UL                                           /**< Mode ALLON for SYSCFG_RADIORAMRETNCTRL      */
488 #define _SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_BLK0          0x00000001UL                                           /**< Mode BLK0 for SYSCFG_RADIORAMRETNCTRL       */
489 #define _SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_BLK1          0x00000002UL                                           /**< Mode BLK1 for SYSCFG_RADIORAMRETNCTRL       */
490 #define _SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_ALLOFF        0x00000003UL                                           /**< Mode ALLOFF for SYSCFG_RADIORAMRETNCTRL     */
491 #define SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_DEFAULT        (_SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_DEFAULT << 0) /**< Shifted mode DEFAULT for SYSCFG_RADIORAMRETNCTRL*/
492 #define SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_ALLON          (_SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_ALLON << 0)   /**< Shifted mode ALLON for SYSCFG_RADIORAMRETNCTRL*/
493 #define SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_BLK0           (_SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_BLK0 << 0)    /**< Shifted mode BLK0 for SYSCFG_RADIORAMRETNCTRL*/
494 #define SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_BLK1           (_SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_BLK1 << 0)    /**< Shifted mode BLK1 for SYSCFG_RADIORAMRETNCTRL*/
495 #define SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_ALLOFF         (_SYSCFG_RADIORAMRETNCTRL_SEQRAMRETNCTRL_ALLOFF << 0)  /**< Shifted mode ALLOFF for SYSCFG_RADIORAMRETNCTRL*/
496 #define SYSCFG_RADIORAMRETNCTRL_FRCRAMRETNCTRL                (0x1UL << 8)                                           /**< FRCRAM Retention Control                    */
497 #define _SYSCFG_RADIORAMRETNCTRL_FRCRAMRETNCTRL_SHIFT         8                                                      /**< Shift value for SYSCFG_FRCRAMRETNCTRL       */
498 #define _SYSCFG_RADIORAMRETNCTRL_FRCRAMRETNCTRL_MASK          0x100UL                                                /**< Bit mask for SYSCFG_FRCRAMRETNCTRL          */
499 #define _SYSCFG_RADIORAMRETNCTRL_FRCRAMRETNCTRL_DEFAULT       0x00000000UL                                           /**< Mode DEFAULT for SYSCFG_RADIORAMRETNCTRL    */
500 #define _SYSCFG_RADIORAMRETNCTRL_FRCRAMRETNCTRL_ALLON         0x00000000UL                                           /**< Mode ALLON for SYSCFG_RADIORAMRETNCTRL      */
501 #define _SYSCFG_RADIORAMRETNCTRL_FRCRAMRETNCTRL_ALLOFF        0x00000001UL                                           /**< Mode ALLOFF for SYSCFG_RADIORAMRETNCTRL     */
502 #define SYSCFG_RADIORAMRETNCTRL_FRCRAMRETNCTRL_DEFAULT        (_SYSCFG_RADIORAMRETNCTRL_FRCRAMRETNCTRL_DEFAULT << 8) /**< Shifted mode DEFAULT for SYSCFG_RADIORAMRETNCTRL*/
503 #define SYSCFG_RADIORAMRETNCTRL_FRCRAMRETNCTRL_ALLON          (_SYSCFG_RADIORAMRETNCTRL_FRCRAMRETNCTRL_ALLON << 8)   /**< Shifted mode ALLON for SYSCFG_RADIORAMRETNCTRL*/
504 #define SYSCFG_RADIORAMRETNCTRL_FRCRAMRETNCTRL_ALLOFF         (_SYSCFG_RADIORAMRETNCTRL_FRCRAMRETNCTRL_ALLOFF << 8)  /**< Shifted mode ALLOFF for SYSCFG_RADIORAMRETNCTRL*/
505 
506 /* Bit fields for SYSCFG RADIOECCCTRL */
507 #define _SYSCFG_RADIOECCCTRL_RESETVALUE                       0x00000000UL                                      /**< Default value for SYSCFG_RADIOECCCTRL       */
508 #define _SYSCFG_RADIOECCCTRL_MASK                             0x00000303UL                                      /**< Mask for SYSCFG_RADIOECCCTRL                */
509 #define SYSCFG_RADIOECCCTRL_SEQRAMECCEN                       (0x1UL << 0)                                      /**< SEQRAM ECC Enable                           */
510 #define _SYSCFG_RADIOECCCTRL_SEQRAMECCEN_SHIFT                0                                                 /**< Shift value for SYSCFG_SEQRAMECCEN          */
511 #define _SYSCFG_RADIOECCCTRL_SEQRAMECCEN_MASK                 0x1UL                                             /**< Bit mask for SYSCFG_SEQRAMECCEN             */
512 #define _SYSCFG_RADIOECCCTRL_SEQRAMECCEN_DEFAULT              0x00000000UL                                      /**< Mode DEFAULT for SYSCFG_RADIOECCCTRL        */
513 #define SYSCFG_RADIOECCCTRL_SEQRAMECCEN_DEFAULT               (_SYSCFG_RADIOECCCTRL_SEQRAMECCEN_DEFAULT << 0)   /**< Shifted mode DEFAULT for SYSCFG_RADIOECCCTRL*/
514 #define SYSCFG_RADIOECCCTRL_SEQRAMECCEWEN                     (0x1UL << 1)                                      /**< SEQRAM ECC Error Writeback Enable           */
515 #define _SYSCFG_RADIOECCCTRL_SEQRAMECCEWEN_SHIFT              1                                                 /**< Shift value for SYSCFG_SEQRAMECCEWEN        */
516 #define _SYSCFG_RADIOECCCTRL_SEQRAMECCEWEN_MASK               0x2UL                                             /**< Bit mask for SYSCFG_SEQRAMECCEWEN           */
517 #define _SYSCFG_RADIOECCCTRL_SEQRAMECCEWEN_DEFAULT            0x00000000UL                                      /**< Mode DEFAULT for SYSCFG_RADIOECCCTRL        */
518 #define SYSCFG_RADIOECCCTRL_SEQRAMECCEWEN_DEFAULT             (_SYSCFG_RADIOECCCTRL_SEQRAMECCEWEN_DEFAULT << 1) /**< Shifted mode DEFAULT for SYSCFG_RADIOECCCTRL*/
519 #define SYSCFG_RADIOECCCTRL_FRCRAMECCEN                       (0x1UL << 8)                                      /**< FRCRAM ECC Enable                           */
520 #define _SYSCFG_RADIOECCCTRL_FRCRAMECCEN_SHIFT                8                                                 /**< Shift value for SYSCFG_FRCRAMECCEN          */
521 #define _SYSCFG_RADIOECCCTRL_FRCRAMECCEN_MASK                 0x100UL                                           /**< Bit mask for SYSCFG_FRCRAMECCEN             */
522 #define _SYSCFG_RADIOECCCTRL_FRCRAMECCEN_DEFAULT              0x00000000UL                                      /**< Mode DEFAULT for SYSCFG_RADIOECCCTRL        */
523 #define SYSCFG_RADIOECCCTRL_FRCRAMECCEN_DEFAULT               (_SYSCFG_RADIOECCCTRL_FRCRAMECCEN_DEFAULT << 8)   /**< Shifted mode DEFAULT for SYSCFG_RADIOECCCTRL*/
524 #define SYSCFG_RADIOECCCTRL_FRCRAMECCEWEN                     (0x1UL << 9)                                      /**< FRCRAM ECC Error Writeback Enable           */
525 #define _SYSCFG_RADIOECCCTRL_FRCRAMECCEWEN_SHIFT              9                                                 /**< Shift value for SYSCFG_FRCRAMECCEWEN        */
526 #define _SYSCFG_RADIOECCCTRL_FRCRAMECCEWEN_MASK               0x200UL                                           /**< Bit mask for SYSCFG_FRCRAMECCEWEN           */
527 #define _SYSCFG_RADIOECCCTRL_FRCRAMECCEWEN_DEFAULT            0x00000000UL                                      /**< Mode DEFAULT for SYSCFG_RADIOECCCTRL        */
528 #define SYSCFG_RADIOECCCTRL_FRCRAMECCEWEN_DEFAULT             (_SYSCFG_RADIOECCCTRL_FRCRAMECCEWEN_DEFAULT << 9) /**< Shifted mode DEFAULT for SYSCFG_RADIOECCCTRL*/
529 
530 /* Bit fields for SYSCFG SEQRAMECCADDR */
531 #define _SYSCFG_SEQRAMECCADDR_RESETVALUE                      0x00000000UL                                       /**< Default value for SYSCFG_SEQRAMECCADDR      */
532 #define _SYSCFG_SEQRAMECCADDR_MASK                            0xFFFFFFFFUL                                       /**< Mask for SYSCFG_SEQRAMECCADDR               */
533 #define _SYSCFG_SEQRAMECCADDR_SEQRAMECCADDR_SHIFT             0                                                  /**< Shift value for SYSCFG_SEQRAMECCADDR        */
534 #define _SYSCFG_SEQRAMECCADDR_SEQRAMECCADDR_MASK              0xFFFFFFFFUL                                       /**< Bit mask for SYSCFG_SEQRAMECCADDR           */
535 #define _SYSCFG_SEQRAMECCADDR_SEQRAMECCADDR_DEFAULT           0x00000000UL                                       /**< Mode DEFAULT for SYSCFG_SEQRAMECCADDR       */
536 #define SYSCFG_SEQRAMECCADDR_SEQRAMECCADDR_DEFAULT            (_SYSCFG_SEQRAMECCADDR_SEQRAMECCADDR_DEFAULT << 0) /**< Shifted mode DEFAULT for SYSCFG_SEQRAMECCADDR*/
537 
538 /* Bit fields for SYSCFG FRCRAMECCADDR */
539 #define _SYSCFG_FRCRAMECCADDR_RESETVALUE                      0x00000000UL                                       /**< Default value for SYSCFG_FRCRAMECCADDR      */
540 #define _SYSCFG_FRCRAMECCADDR_MASK                            0xFFFFFFFFUL                                       /**< Mask for SYSCFG_FRCRAMECCADDR               */
541 #define _SYSCFG_FRCRAMECCADDR_FRCRAMECCADDR_SHIFT             0                                                  /**< Shift value for SYSCFG_FRCRAMECCADDR        */
542 #define _SYSCFG_FRCRAMECCADDR_FRCRAMECCADDR_MASK              0xFFFFFFFFUL                                       /**< Bit mask for SYSCFG_FRCRAMECCADDR           */
543 #define _SYSCFG_FRCRAMECCADDR_FRCRAMECCADDR_DEFAULT           0x00000000UL                                       /**< Mode DEFAULT for SYSCFG_FRCRAMECCADDR       */
544 #define SYSCFG_FRCRAMECCADDR_FRCRAMECCADDR_DEFAULT            (_SYSCFG_FRCRAMECCADDR_FRCRAMECCADDR_DEFAULT << 0) /**< Shifted mode DEFAULT for SYSCFG_FRCRAMECCADDR*/
545 
546 /* Bit fields for SYSCFG ICACHERAMRETNCTRL */
547 #define _SYSCFG_ICACHERAMRETNCTRL_RESETVALUE                  0x00000000UL                                         /**< Default value for SYSCFG_ICACHERAMRETNCTRL  */
548 #define _SYSCFG_ICACHERAMRETNCTRL_MASK                        0x00000001UL                                         /**< Mask for SYSCFG_ICACHERAMRETNCTRL           */
549 #define SYSCFG_ICACHERAMRETNCTRL_RAMRETNCTRL                  (0x1UL << 0)                                         /**< ICACHERAM Retention control                 */
550 #define _SYSCFG_ICACHERAMRETNCTRL_RAMRETNCTRL_SHIFT           0                                                    /**< Shift value for SYSCFG_RAMRETNCTRL          */
551 #define _SYSCFG_ICACHERAMRETNCTRL_RAMRETNCTRL_MASK            0x1UL                                                /**< Bit mask for SYSCFG_RAMRETNCTRL             */
552 #define _SYSCFG_ICACHERAMRETNCTRL_RAMRETNCTRL_DEFAULT         0x00000000UL                                         /**< Mode DEFAULT for SYSCFG_ICACHERAMRETNCTRL   */
553 #define _SYSCFG_ICACHERAMRETNCTRL_RAMRETNCTRL_ALLON           0x00000000UL                                         /**< Mode ALLON for SYSCFG_ICACHERAMRETNCTRL     */
554 #define _SYSCFG_ICACHERAMRETNCTRL_RAMRETNCTRL_ALLOFF          0x00000001UL                                         /**< Mode ALLOFF for SYSCFG_ICACHERAMRETNCTRL    */
555 #define SYSCFG_ICACHERAMRETNCTRL_RAMRETNCTRL_DEFAULT          (_SYSCFG_ICACHERAMRETNCTRL_RAMRETNCTRL_DEFAULT << 0) /**< Shifted mode DEFAULT for SYSCFG_ICACHERAMRETNCTRL*/
556 #define SYSCFG_ICACHERAMRETNCTRL_RAMRETNCTRL_ALLON            (_SYSCFG_ICACHERAMRETNCTRL_RAMRETNCTRL_ALLON << 0)   /**< Shifted mode ALLON for SYSCFG_ICACHERAMRETNCTRL*/
557 #define SYSCFG_ICACHERAMRETNCTRL_RAMRETNCTRL_ALLOFF           (_SYSCFG_ICACHERAMRETNCTRL_RAMRETNCTRL_ALLOFF << 0)  /**< Shifted mode ALLOFF for SYSCFG_ICACHERAMRETNCTRL*/
558 
559 /* Bit fields for SYSCFG DMEM0PORTMAPSEL */
560 #define _SYSCFG_DMEM0PORTMAPSEL_RESETVALUE                    0x00007905UL                                               /**< Default value for SYSCFG_DMEM0PORTMAPSEL    */
561 #define _SYSCFG_DMEM0PORTMAPSEL_MASK                          0x0000FFFFUL                                               /**< Mask for SYSCFG_DMEM0PORTMAPSEL             */
562 #define _SYSCFG_DMEM0PORTMAPSEL_LDMAPORTSEL_SHIFT             0                                                          /**< Shift value for SYSCFG_LDMAPORTSEL          */
563 #define _SYSCFG_DMEM0PORTMAPSEL_LDMAPORTSEL_MASK              0x3UL                                                      /**< Bit mask for SYSCFG_LDMAPORTSEL             */
564 #define _SYSCFG_DMEM0PORTMAPSEL_LDMAPORTSEL_DEFAULT           0x00000001UL                                               /**< Mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL     */
565 #define SYSCFG_DMEM0PORTMAPSEL_LDMAPORTSEL_DEFAULT            (_SYSCFG_DMEM0PORTMAPSEL_LDMAPORTSEL_DEFAULT << 0)         /**< Shifted mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL*/
566 #define _SYSCFG_DMEM0PORTMAPSEL_SRWAESPORTSEL_SHIFT           2                                                          /**< Shift value for SYSCFG_SRWAESPORTSEL        */
567 #define _SYSCFG_DMEM0PORTMAPSEL_SRWAESPORTSEL_MASK            0xCUL                                                      /**< Bit mask for SYSCFG_SRWAESPORTSEL           */
568 #define _SYSCFG_DMEM0PORTMAPSEL_SRWAESPORTSEL_DEFAULT         0x00000001UL                                               /**< Mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL     */
569 #define SYSCFG_DMEM0PORTMAPSEL_SRWAESPORTSEL_DEFAULT          (_SYSCFG_DMEM0PORTMAPSEL_SRWAESPORTSEL_DEFAULT << 2)       /**< Shifted mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL*/
570 #define _SYSCFG_DMEM0PORTMAPSEL_AHBSRWPORTSEL_SHIFT           4                                                          /**< Shift value for SYSCFG_AHBSRWPORTSEL        */
571 #define _SYSCFG_DMEM0PORTMAPSEL_AHBSRWPORTSEL_MASK            0x30UL                                                     /**< Bit mask for SYSCFG_AHBSRWPORTSEL           */
572 #define _SYSCFG_DMEM0PORTMAPSEL_AHBSRWPORTSEL_DEFAULT         0x00000000UL                                               /**< Mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL     */
573 #define SYSCFG_DMEM0PORTMAPSEL_AHBSRWPORTSEL_DEFAULT          (_SYSCFG_DMEM0PORTMAPSEL_AHBSRWPORTSEL_DEFAULT << 4)       /**< Shifted mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL*/
574 #define _SYSCFG_DMEM0PORTMAPSEL_SRWECA0PORTSEL_SHIFT          6                                                          /**< Shift value for SYSCFG_SRWECA0PORTSEL       */
575 #define _SYSCFG_DMEM0PORTMAPSEL_SRWECA0PORTSEL_MASK           0xC0UL                                                     /**< Bit mask for SYSCFG_SRWECA0PORTSEL          */
576 #define _SYSCFG_DMEM0PORTMAPSEL_SRWECA0PORTSEL_DEFAULT        0x00000000UL                                               /**< Mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL     */
577 #define SYSCFG_DMEM0PORTMAPSEL_SRWECA0PORTSEL_DEFAULT         (_SYSCFG_DMEM0PORTMAPSEL_SRWECA0PORTSEL_DEFAULT << 6)      /**< Shifted mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL*/
578 #define _SYSCFG_DMEM0PORTMAPSEL_SRWECA1PORTSEL_SHIFT          8                                                          /**< Shift value for SYSCFG_SRWECA1PORTSEL       */
579 #define _SYSCFG_DMEM0PORTMAPSEL_SRWECA1PORTSEL_MASK           0x300UL                                                    /**< Bit mask for SYSCFG_SRWECA1PORTSEL          */
580 #define _SYSCFG_DMEM0PORTMAPSEL_SRWECA1PORTSEL_DEFAULT        0x00000001UL                                               /**< Mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL     */
581 #define SYSCFG_DMEM0PORTMAPSEL_SRWECA1PORTSEL_DEFAULT         (_SYSCFG_DMEM0PORTMAPSEL_SRWECA1PORTSEL_DEFAULT << 8)      /**< Shifted mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL*/
582 #define _SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA0PORTSEL_SHIFT      10                                                         /**< Shift value for SYSCFG_MVPAHBDATA0PORTSEL   */
583 #define _SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA0PORTSEL_MASK       0xC00UL                                                    /**< Bit mask for SYSCFG_MVPAHBDATA0PORTSEL      */
584 #define _SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA0PORTSEL_DEFAULT    0x00000002UL                                               /**< Mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL     */
585 #define SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA0PORTSEL_DEFAULT     (_SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA0PORTSEL_DEFAULT << 10) /**< Shifted mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL*/
586 #define _SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA1PORTSEL_SHIFT      12                                                         /**< Shift value for SYSCFG_MVPAHBDATA1PORTSEL   */
587 #define _SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA1PORTSEL_MASK       0x3000UL                                                   /**< Bit mask for SYSCFG_MVPAHBDATA1PORTSEL      */
588 #define _SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA1PORTSEL_DEFAULT    0x00000003UL                                               /**< Mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL     */
589 #define SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA1PORTSEL_DEFAULT     (_SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA1PORTSEL_DEFAULT << 12) /**< Shifted mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL*/
590 #define _SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA2PORTSEL_SHIFT      14                                                         /**< Shift value for SYSCFG_MVPAHBDATA2PORTSEL   */
591 #define _SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA2PORTSEL_MASK       0xC000UL                                                   /**< Bit mask for SYSCFG_MVPAHBDATA2PORTSEL      */
592 #define _SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA2PORTSEL_DEFAULT    0x00000001UL                                               /**< Mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL     */
593 #define SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA2PORTSEL_DEFAULT     (_SYSCFG_DMEM0PORTMAPSEL_MVPAHBDATA2PORTSEL_DEFAULT << 14) /**< Shifted mode DEFAULT for SYSCFG_DMEM0PORTMAPSEL*/
594 
595 /* Bit fields for SYSCFG ROOTDATA0 */
596 #define _SYSCFG_ROOTDATA0_RESETVALUE                          0x00000000UL                          /**< Default value for SYSCFG_ROOTDATA0          */
597 #define _SYSCFG_ROOTDATA0_MASK                                0xFFFFFFFFUL                          /**< Mask for SYSCFG_ROOTDATA0                   */
598 #define _SYSCFG_ROOTDATA0_DATA_SHIFT                          0                                     /**< Shift value for SYSCFG_DATA                 */
599 #define _SYSCFG_ROOTDATA0_DATA_MASK                           0xFFFFFFFFUL                          /**< Bit mask for SYSCFG_DATA                    */
600 #define _SYSCFG_ROOTDATA0_DATA_DEFAULT                        0x00000000UL                          /**< Mode DEFAULT for SYSCFG_ROOTDATA0           */
601 #define SYSCFG_ROOTDATA0_DATA_DEFAULT                         (_SYSCFG_ROOTDATA0_DATA_DEFAULT << 0) /**< Shifted mode DEFAULT for SYSCFG_ROOTDATA0   */
602 
603 /* Bit fields for SYSCFG ROOTDATA1 */
604 #define _SYSCFG_ROOTDATA1_RESETVALUE                          0x00000000UL                          /**< Default value for SYSCFG_ROOTDATA1          */
605 #define _SYSCFG_ROOTDATA1_MASK                                0xFFFFFFFFUL                          /**< Mask for SYSCFG_ROOTDATA1                   */
606 #define _SYSCFG_ROOTDATA1_DATA_SHIFT                          0                                     /**< Shift value for SYSCFG_DATA                 */
607 #define _SYSCFG_ROOTDATA1_DATA_MASK                           0xFFFFFFFFUL                          /**< Bit mask for SYSCFG_DATA                    */
608 #define _SYSCFG_ROOTDATA1_DATA_DEFAULT                        0x00000000UL                          /**< Mode DEFAULT for SYSCFG_ROOTDATA1           */
609 #define SYSCFG_ROOTDATA1_DATA_DEFAULT                         (_SYSCFG_ROOTDATA1_DATA_DEFAULT << 0) /**< Shifted mode DEFAULT for SYSCFG_ROOTDATA1   */
610 
611 /* Bit fields for SYSCFG ROOTLOCKSTATUS */
612 #define _SYSCFG_ROOTLOCKSTATUS_RESETVALUE                     0x007F0107UL                                          /**< Default value for SYSCFG_ROOTLOCKSTATUS     */
613 #define _SYSCFG_ROOTLOCKSTATUS_MASK                           0x807F0107UL                                          /**< Mask for SYSCFG_ROOTLOCKSTATUS              */
614 #define SYSCFG_ROOTLOCKSTATUS_BUSLOCK                         (0x1UL << 0)                                          /**< Bus Lock                                    */
615 #define _SYSCFG_ROOTLOCKSTATUS_BUSLOCK_SHIFT                  0                                                     /**< Shift value for SYSCFG_BUSLOCK              */
616 #define _SYSCFG_ROOTLOCKSTATUS_BUSLOCK_MASK                   0x1UL                                                 /**< Bit mask for SYSCFG_BUSLOCK                 */
617 #define _SYSCFG_ROOTLOCKSTATUS_BUSLOCK_DEFAULT                0x00000001UL                                          /**< Mode DEFAULT for SYSCFG_ROOTLOCKSTATUS      */
618 #define SYSCFG_ROOTLOCKSTATUS_BUSLOCK_DEFAULT                 (_SYSCFG_ROOTLOCKSTATUS_BUSLOCK_DEFAULT << 0)         /**< Shifted mode DEFAULT for SYSCFG_ROOTLOCKSTATUS*/
619 #define SYSCFG_ROOTLOCKSTATUS_REGLOCK                         (0x1UL << 1)                                          /**< Register Lock                               */
620 #define _SYSCFG_ROOTLOCKSTATUS_REGLOCK_SHIFT                  1                                                     /**< Shift value for SYSCFG_REGLOCK              */
621 #define _SYSCFG_ROOTLOCKSTATUS_REGLOCK_MASK                   0x2UL                                                 /**< Bit mask for SYSCFG_REGLOCK                 */
622 #define _SYSCFG_ROOTLOCKSTATUS_REGLOCK_DEFAULT                0x00000001UL                                          /**< Mode DEFAULT for SYSCFG_ROOTLOCKSTATUS      */
623 #define SYSCFG_ROOTLOCKSTATUS_REGLOCK_DEFAULT                 (_SYSCFG_ROOTLOCKSTATUS_REGLOCK_DEFAULT << 1)         /**< Shifted mode DEFAULT for SYSCFG_ROOTLOCKSTATUS*/
624 #define SYSCFG_ROOTLOCKSTATUS_MFRLOCK                         (0x1UL << 2)                                          /**< Manufacture Lock                            */
625 #define _SYSCFG_ROOTLOCKSTATUS_MFRLOCK_SHIFT                  2                                                     /**< Shift value for SYSCFG_MFRLOCK              */
626 #define _SYSCFG_ROOTLOCKSTATUS_MFRLOCK_MASK                   0x4UL                                                 /**< Bit mask for SYSCFG_MFRLOCK                 */
627 #define _SYSCFG_ROOTLOCKSTATUS_MFRLOCK_DEFAULT                0x00000001UL                                          /**< Mode DEFAULT for SYSCFG_ROOTLOCKSTATUS      */
628 #define SYSCFG_ROOTLOCKSTATUS_MFRLOCK_DEFAULT                 (_SYSCFG_ROOTLOCKSTATUS_MFRLOCK_DEFAULT << 2)         /**< Shifted mode DEFAULT for SYSCFG_ROOTLOCKSTATUS*/
629 #define SYSCFG_ROOTLOCKSTATUS_ROOTDBGLOCK                     (0x1UL << 8)                                          /**< Root Debug Lock                             */
630 #define _SYSCFG_ROOTLOCKSTATUS_ROOTDBGLOCK_SHIFT              8                                                     /**< Shift value for SYSCFG_ROOTDBGLOCK          */
631 #define _SYSCFG_ROOTLOCKSTATUS_ROOTDBGLOCK_MASK               0x100UL                                               /**< Bit mask for SYSCFG_ROOTDBGLOCK             */
632 #define _SYSCFG_ROOTLOCKSTATUS_ROOTDBGLOCK_DEFAULT            0x00000001UL                                          /**< Mode DEFAULT for SYSCFG_ROOTLOCKSTATUS      */
633 #define SYSCFG_ROOTLOCKSTATUS_ROOTDBGLOCK_DEFAULT             (_SYSCFG_ROOTLOCKSTATUS_ROOTDBGLOCK_DEFAULT << 8)     /**< Shifted mode DEFAULT for SYSCFG_ROOTLOCKSTATUS*/
634 #define SYSCFG_ROOTLOCKSTATUS_USERDBGAPLOCK                   (0x1UL << 16)                                         /**< User Debug Access Port Lock                 */
635 #define _SYSCFG_ROOTLOCKSTATUS_USERDBGAPLOCK_SHIFT            16                                                    /**< Shift value for SYSCFG_USERDBGAPLOCK        */
636 #define _SYSCFG_ROOTLOCKSTATUS_USERDBGAPLOCK_MASK             0x10000UL                                             /**< Bit mask for SYSCFG_USERDBGAPLOCK           */
637 #define _SYSCFG_ROOTLOCKSTATUS_USERDBGAPLOCK_DEFAULT          0x00000001UL                                          /**< Mode DEFAULT for SYSCFG_ROOTLOCKSTATUS      */
638 #define SYSCFG_ROOTLOCKSTATUS_USERDBGAPLOCK_DEFAULT           (_SYSCFG_ROOTLOCKSTATUS_USERDBGAPLOCK_DEFAULT << 16)  /**< Shifted mode DEFAULT for SYSCFG_ROOTLOCKSTATUS*/
639 #define SYSCFG_ROOTLOCKSTATUS_USERDBGLOCK                     (0x1UL << 17)                                         /**< User Invasive Debug Lock                    */
640 #define _SYSCFG_ROOTLOCKSTATUS_USERDBGLOCK_SHIFT              17                                                    /**< Shift value for SYSCFG_USERDBGLOCK          */
641 #define _SYSCFG_ROOTLOCKSTATUS_USERDBGLOCK_MASK               0x20000UL                                             /**< Bit mask for SYSCFG_USERDBGLOCK             */
642 #define _SYSCFG_ROOTLOCKSTATUS_USERDBGLOCK_DEFAULT            0x00000001UL                                          /**< Mode DEFAULT for SYSCFG_ROOTLOCKSTATUS      */
643 #define SYSCFG_ROOTLOCKSTATUS_USERDBGLOCK_DEFAULT             (_SYSCFG_ROOTLOCKSTATUS_USERDBGLOCK_DEFAULT << 17)    /**< Shifted mode DEFAULT for SYSCFG_ROOTLOCKSTATUS*/
644 #define SYSCFG_ROOTLOCKSTATUS_USERNIDLOCK                     (0x1UL << 18)                                         /**< User Non-invasive Debug Lock                */
645 #define _SYSCFG_ROOTLOCKSTATUS_USERNIDLOCK_SHIFT              18                                                    /**< Shift value for SYSCFG_USERNIDLOCK          */
646 #define _SYSCFG_ROOTLOCKSTATUS_USERNIDLOCK_MASK               0x40000UL                                             /**< Bit mask for SYSCFG_USERNIDLOCK             */
647 #define _SYSCFG_ROOTLOCKSTATUS_USERNIDLOCK_DEFAULT            0x00000001UL                                          /**< Mode DEFAULT for SYSCFG_ROOTLOCKSTATUS      */
648 #define SYSCFG_ROOTLOCKSTATUS_USERNIDLOCK_DEFAULT             (_SYSCFG_ROOTLOCKSTATUS_USERNIDLOCK_DEFAULT << 18)    /**< Shifted mode DEFAULT for SYSCFG_ROOTLOCKSTATUS*/
649 #define SYSCFG_ROOTLOCKSTATUS_USERSPIDLOCK                    (0x1UL << 19)                                         /**< User Secure Invasive Debug Lock             */
650 #define _SYSCFG_ROOTLOCKSTATUS_USERSPIDLOCK_SHIFT             19                                                    /**< Shift value for SYSCFG_USERSPIDLOCK         */
651 #define _SYSCFG_ROOTLOCKSTATUS_USERSPIDLOCK_MASK              0x80000UL                                             /**< Bit mask for SYSCFG_USERSPIDLOCK            */
652 #define _SYSCFG_ROOTLOCKSTATUS_USERSPIDLOCK_DEFAULT           0x00000001UL                                          /**< Mode DEFAULT for SYSCFG_ROOTLOCKSTATUS      */
653 #define SYSCFG_ROOTLOCKSTATUS_USERSPIDLOCK_DEFAULT            (_SYSCFG_ROOTLOCKSTATUS_USERSPIDLOCK_DEFAULT << 19)   /**< Shifted mode DEFAULT for SYSCFG_ROOTLOCKSTATUS*/
654 #define SYSCFG_ROOTLOCKSTATUS_USERSPNIDLOCK                   (0x1UL << 20)                                         /**< User Secure Non-invasive Debug Lock         */
655 #define _SYSCFG_ROOTLOCKSTATUS_USERSPNIDLOCK_SHIFT            20                                                    /**< Shift value for SYSCFG_USERSPNIDLOCK        */
656 #define _SYSCFG_ROOTLOCKSTATUS_USERSPNIDLOCK_MASK             0x100000UL                                            /**< Bit mask for SYSCFG_USERSPNIDLOCK           */
657 #define _SYSCFG_ROOTLOCKSTATUS_USERSPNIDLOCK_DEFAULT          0x00000001UL                                          /**< Mode DEFAULT for SYSCFG_ROOTLOCKSTATUS      */
658 #define SYSCFG_ROOTLOCKSTATUS_USERSPNIDLOCK_DEFAULT           (_SYSCFG_ROOTLOCKSTATUS_USERSPNIDLOCK_DEFAULT << 20)  /**< Shifted mode DEFAULT for SYSCFG_ROOTLOCKSTATUS*/
659 #define SYSCFG_ROOTLOCKSTATUS_RADIOIDBGLOCK                   (0x1UL << 21)                                         /**< Radio Invasive Debug Lock                   */
660 #define _SYSCFG_ROOTLOCKSTATUS_RADIOIDBGLOCK_SHIFT            21                                                    /**< Shift value for SYSCFG_RADIOIDBGLOCK        */
661 #define _SYSCFG_ROOTLOCKSTATUS_RADIOIDBGLOCK_MASK             0x200000UL                                            /**< Bit mask for SYSCFG_RADIOIDBGLOCK           */
662 #define _SYSCFG_ROOTLOCKSTATUS_RADIOIDBGLOCK_DEFAULT          0x00000001UL                                          /**< Mode DEFAULT for SYSCFG_ROOTLOCKSTATUS      */
663 #define SYSCFG_ROOTLOCKSTATUS_RADIOIDBGLOCK_DEFAULT           (_SYSCFG_ROOTLOCKSTATUS_RADIOIDBGLOCK_DEFAULT << 21)  /**< Shifted mode DEFAULT for SYSCFG_ROOTLOCKSTATUS*/
664 #define SYSCFG_ROOTLOCKSTATUS_RADIONIDBGLOCK                  (0x1UL << 22)                                         /**< Radio Non-invasive Debug Lock               */
665 #define _SYSCFG_ROOTLOCKSTATUS_RADIONIDBGLOCK_SHIFT           22                                                    /**< Shift value for SYSCFG_RADIONIDBGLOCK       */
666 #define _SYSCFG_ROOTLOCKSTATUS_RADIONIDBGLOCK_MASK            0x400000UL                                            /**< Bit mask for SYSCFG_RADIONIDBGLOCK          */
667 #define _SYSCFG_ROOTLOCKSTATUS_RADIONIDBGLOCK_DEFAULT         0x00000001UL                                          /**< Mode DEFAULT for SYSCFG_ROOTLOCKSTATUS      */
668 #define SYSCFG_ROOTLOCKSTATUS_RADIONIDBGLOCK_DEFAULT          (_SYSCFG_ROOTLOCKSTATUS_RADIONIDBGLOCK_DEFAULT << 22) /**< Shifted mode DEFAULT for SYSCFG_ROOTLOCKSTATUS*/
669 #define SYSCFG_ROOTLOCKSTATUS_EFUSEUNLOCKED                   (0x1UL << 31)                                         /**< E-Fuse Unlocked                             */
670 #define _SYSCFG_ROOTLOCKSTATUS_EFUSEUNLOCKED_SHIFT            31                                                    /**< Shift value for SYSCFG_EFUSEUNLOCKED        */
671 #define _SYSCFG_ROOTLOCKSTATUS_EFUSEUNLOCKED_MASK             0x80000000UL                                          /**< Bit mask for SYSCFG_EFUSEUNLOCKED           */
672 #define _SYSCFG_ROOTLOCKSTATUS_EFUSEUNLOCKED_DEFAULT          0x00000000UL                                          /**< Mode DEFAULT for SYSCFG_ROOTLOCKSTATUS      */
673 #define SYSCFG_ROOTLOCKSTATUS_EFUSEUNLOCKED_DEFAULT           (_SYSCFG_ROOTLOCKSTATUS_EFUSEUNLOCKED_DEFAULT << 31)  /**< Shifted mode DEFAULT for SYSCFG_ROOTLOCKSTATUS*/
674 
675 /* Bit fields for SYSCFG ROOTSESWVERSION */
676 #define _SYSCFG_ROOTSESWVERSION_RESETVALUE                    0x00000000UL                                     /**< Default value for SYSCFG_ROOTSESWVERSION    */
677 #define _SYSCFG_ROOTSESWVERSION_MASK                          0xFFFFFFFFUL                                     /**< Mask for SYSCFG_ROOTSESWVERSION             */
678 #define _SYSCFG_ROOTSESWVERSION_SWVERSION_SHIFT               0                                                /**< Shift value for SYSCFG_SWVERSION            */
679 #define _SYSCFG_ROOTSESWVERSION_SWVERSION_MASK                0xFFFFFFFFUL                                     /**< Bit mask for SYSCFG_SWVERSION               */
680 #define _SYSCFG_ROOTSESWVERSION_SWVERSION_DEFAULT             0x00000000UL                                     /**< Mode DEFAULT for SYSCFG_ROOTSESWVERSION     */
681 #define SYSCFG_ROOTSESWVERSION_SWVERSION_DEFAULT              (_SYSCFG_ROOTSESWVERSION_SWVERSION_DEFAULT << 0) /**< Shifted mode DEFAULT for SYSCFG_ROOTSESWVERSION*/
682 
683 /** @} End of group EFR32MG24_SYSCFG_BitFields */
684 /** @} End of group EFR32MG24_SYSCFG */
685 /**************************************************************************//**
686  * @defgroup EFR32MG24_SYSCFG_CFGNS SYSCFG_CFGNS
687  * @{
688  * @brief EFR32MG24 SYSCFG_CFGNS Register Declaration.
689  *****************************************************************************/
690 
691 /** SYSCFG_CFGNS Register Declaration. */
692 typedef struct {
693   uint32_t       RESERVED0[7U];                 /**< Reserved for future use                            */
694   __IOM uint32_t CFGNSTCALIB;                   /**< Configure Non-Secure Sys-Tick cal.                 */
695   uint32_t       RESERVED1[376U];               /**< Reserved for future use                            */
696   __IOM uint32_t ROOTNSDATA0;                   /**< Data Register 0                                    */
697   __IOM uint32_t ROOTNSDATA1;                   /**< Data Register 1                                    */
698   uint32_t       RESERVED2[1U];                 /**< Reserved for future use                            */
699   uint32_t       RESERVED3[637U];               /**< Reserved for future use                            */
700   uint32_t       RESERVED4[7U];                 /**< Reserved for future use                            */
701   __IOM uint32_t CFGNSTCALIB_SET;               /**< Configure Non-Secure Sys-Tick cal.                 */
702   uint32_t       RESERVED5[376U];               /**< Reserved for future use                            */
703   __IOM uint32_t ROOTNSDATA0_SET;               /**< Data Register 0                                    */
704   __IOM uint32_t ROOTNSDATA1_SET;               /**< Data Register 1                                    */
705   uint32_t       RESERVED6[1U];                 /**< Reserved for future use                            */
706   uint32_t       RESERVED7[637U];               /**< Reserved for future use                            */
707   uint32_t       RESERVED8[7U];                 /**< Reserved for future use                            */
708   __IOM uint32_t CFGNSTCALIB_CLR;               /**< Configure Non-Secure Sys-Tick cal.                 */
709   uint32_t       RESERVED9[376U];               /**< Reserved for future use                            */
710   __IOM uint32_t ROOTNSDATA0_CLR;               /**< Data Register 0                                    */
711   __IOM uint32_t ROOTNSDATA1_CLR;               /**< Data Register 1                                    */
712   uint32_t       RESERVED10[1U];                /**< Reserved for future use                            */
713   uint32_t       RESERVED11[637U];              /**< Reserved for future use                            */
714   uint32_t       RESERVED12[7U];                /**< Reserved for future use                            */
715   __IOM uint32_t CFGNSTCALIB_TGL;               /**< Configure Non-Secure Sys-Tick cal.                 */
716   uint32_t       RESERVED13[376U];              /**< Reserved for future use                            */
717   __IOM uint32_t ROOTNSDATA0_TGL;               /**< Data Register 0                                    */
718   __IOM uint32_t ROOTNSDATA1_TGL;               /**< Data Register 1                                    */
719   uint32_t       RESERVED14[1U];                /**< Reserved for future use                            */
720 } SYSCFG_CFGNS_TypeDef;
721 /** @} End of group EFR32MG24_SYSCFG_CFGNS */
722 
723 /**************************************************************************//**
724  * @addtogroup EFR32MG24_SYSCFG_CFGNS
725  * @{
726  * @defgroup EFR32MG24_SYSCFG_CFGNS_BitFields SYSCFG_CFGNS Bit Fields
727  * @{
728  *****************************************************************************/
729 
730 /* Bit fields for SYSCFG CFGNSTCALIB */
731 #define _SYSCFG_CFGNSTCALIB_RESETVALUE       0x01004A37UL                               /**< Default value for SYSCFG_CFGNSTCALIB        */
732 #define _SYSCFG_CFGNSTCALIB_MASK             0x03FFFFFFUL                               /**< Mask for SYSCFG_CFGNSTCALIB                 */
733 #define _SYSCFG_CFGNSTCALIB_TENMS_SHIFT      0                                          /**< Shift value for SYSCFG_TENMS                */
734 #define _SYSCFG_CFGNSTCALIB_TENMS_MASK       0xFFFFFFUL                                 /**< Bit mask for SYSCFG_TENMS                   */
735 #define _SYSCFG_CFGNSTCALIB_TENMS_DEFAULT    0x00004A37UL                               /**< Mode DEFAULT for SYSCFG_CFGNSTCALIB         */
736 #define SYSCFG_CFGNSTCALIB_TENMS_DEFAULT     (_SYSCFG_CFGNSTCALIB_TENMS_DEFAULT << 0)   /**< Shifted mode DEFAULT for SYSCFG_CFGNSTCALIB */
737 #define SYSCFG_CFGNSTCALIB_SKEW              (0x1UL << 24)                              /**< Skew                                        */
738 #define _SYSCFG_CFGNSTCALIB_SKEW_SHIFT       24                                         /**< Shift value for SYSCFG_SKEW                 */
739 #define _SYSCFG_CFGNSTCALIB_SKEW_MASK        0x1000000UL                                /**< Bit mask for SYSCFG_SKEW                    */
740 #define _SYSCFG_CFGNSTCALIB_SKEW_DEFAULT     0x00000001UL                               /**< Mode DEFAULT for SYSCFG_CFGNSTCALIB         */
741 #define SYSCFG_CFGNSTCALIB_SKEW_DEFAULT      (_SYSCFG_CFGNSTCALIB_SKEW_DEFAULT << 24)   /**< Shifted mode DEFAULT for SYSCFG_CFGNSTCALIB */
742 #define SYSCFG_CFGNSTCALIB_NOREF             (0x1UL << 25)                              /**< No Reference                                */
743 #define _SYSCFG_CFGNSTCALIB_NOREF_SHIFT      25                                         /**< Shift value for SYSCFG_NOREF                */
744 #define _SYSCFG_CFGNSTCALIB_NOREF_MASK       0x2000000UL                                /**< Bit mask for SYSCFG_NOREF                   */
745 #define _SYSCFG_CFGNSTCALIB_NOREF_DEFAULT    0x00000000UL                               /**< Mode DEFAULT for SYSCFG_CFGNSTCALIB         */
746 #define _SYSCFG_CFGNSTCALIB_NOREF_REF        0x00000000UL                               /**< Mode REF for SYSCFG_CFGNSTCALIB             */
747 #define _SYSCFG_CFGNSTCALIB_NOREF_NOREF      0x00000001UL                               /**< Mode NOREF for SYSCFG_CFGNSTCALIB           */
748 #define SYSCFG_CFGNSTCALIB_NOREF_DEFAULT     (_SYSCFG_CFGNSTCALIB_NOREF_DEFAULT << 25)  /**< Shifted mode DEFAULT for SYSCFG_CFGNSTCALIB */
749 #define SYSCFG_CFGNSTCALIB_NOREF_REF         (_SYSCFG_CFGNSTCALIB_NOREF_REF << 25)      /**< Shifted mode REF for SYSCFG_CFGNSTCALIB     */
750 #define SYSCFG_CFGNSTCALIB_NOREF_NOREF       (_SYSCFG_CFGNSTCALIB_NOREF_NOREF << 25)    /**< Shifted mode NOREF for SYSCFG_CFGNSTCALIB   */
751 
752 /* Bit fields for SYSCFG ROOTNSDATA0 */
753 #define _SYSCFG_ROOTNSDATA0_RESETVALUE       0x00000000UL                               /**< Default value for SYSCFG_ROOTNSDATA0        */
754 #define _SYSCFG_ROOTNSDATA0_MASK             0xFFFFFFFFUL                               /**< Mask for SYSCFG_ROOTNSDATA0                 */
755 #define _SYSCFG_ROOTNSDATA0_DATA_SHIFT       0                                          /**< Shift value for SYSCFG_DATA                 */
756 #define _SYSCFG_ROOTNSDATA0_DATA_MASK        0xFFFFFFFFUL                               /**< Bit mask for SYSCFG_DATA                    */
757 #define _SYSCFG_ROOTNSDATA0_DATA_DEFAULT     0x00000000UL                               /**< Mode DEFAULT for SYSCFG_ROOTNSDATA0         */
758 #define SYSCFG_ROOTNSDATA0_DATA_DEFAULT      (_SYSCFG_ROOTNSDATA0_DATA_DEFAULT << 0)    /**< Shifted mode DEFAULT for SYSCFG_ROOTNSDATA0 */
759 
760 /* Bit fields for SYSCFG ROOTNSDATA1 */
761 #define _SYSCFG_ROOTNSDATA1_RESETVALUE       0x00000000UL                               /**< Default value for SYSCFG_ROOTNSDATA1        */
762 #define _SYSCFG_ROOTNSDATA1_MASK             0xFFFFFFFFUL                               /**< Mask for SYSCFG_ROOTNSDATA1                 */
763 #define _SYSCFG_ROOTNSDATA1_DATA_SHIFT       0                                          /**< Shift value for SYSCFG_DATA                 */
764 #define _SYSCFG_ROOTNSDATA1_DATA_MASK        0xFFFFFFFFUL                               /**< Bit mask for SYSCFG_DATA                    */
765 #define _SYSCFG_ROOTNSDATA1_DATA_DEFAULT     0x00000000UL                               /**< Mode DEFAULT for SYSCFG_ROOTNSDATA1         */
766 #define SYSCFG_ROOTNSDATA1_DATA_DEFAULT      (_SYSCFG_ROOTNSDATA1_DATA_DEFAULT << 0)    /**< Shifted mode DEFAULT for SYSCFG_ROOTNSDATA1 */
767 
768 /** @} End of group EFR32MG24_SYSCFG_CFGNS_BitFields */
769 /** @} End of group EFR32MG24_SYSCFG_CFGNS */
770 /** @} End of group Parts */
771 
772 #endif /* EFR32MG24_SYSCFG_H */
773