Home
last modified time | relevance | path

Searched refs:BSP_CLOCKS_SDHI2_DIV_2 (Results 1 – 2 of 2) sorted by relevance

/hal_renesas-latest/zephyr/rz/rz_cfg/fsp_cfg/bsp/rzg3s/
Dbsp_clock_cfg.h30 #define BSP_CFG_DIVSDHI2_SET_DIV (BSP_CLOCKS_SDHI2_DIV_2) …
/hal_renesas-latest/drivers/rz/fsp/src/rzg/bsp/mcu/all/
Dbsp_clocks.h402 #define BSP_CLOCKS_SDHI2_DIV_2 (1) // Divide SD2CLK source clock by 2 macro