Home
last modified time | relevance | path

Searched refs:XRDC_HWCFG2_PIDP10_MASK (Results 1 – 2 of 2) sorted by relevance

/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/
DRV32M1_ri5cy.h23434 #define XRDC_HWCFG2_PIDP10_MASK (0x400U) macro
23440 … (((uint32_t)(((uint32_t)(x)) << XRDC_HWCFG2_PIDP10_SHIFT)) & XRDC_HWCFG2_PIDP10_MASK)
DRV32M1_zero_riscy.h30966 #define XRDC_HWCFG2_PIDP10_MASK (0x400U) macro
30972 … (((uint32_t)(((uint32_t)(x)) << XRDC_HWCFG2_PIDP10_SHIFT)) & XRDC_HWCFG2_PIDP10_MASK)