Home
last modified time | relevance | path

Searched refs:XRDC_HWCFG0_MID_MASK (Results 1 – 2 of 2) sorted by relevance

/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/
DRV32M1_ri5cy.h23350 #define XRDC_HWCFG0_MID_MASK (0xF0000000U) macro
23352 … (((uint32_t)(((uint32_t)(x)) << XRDC_HWCFG0_MID_SHIFT)) & XRDC_HWCFG0_MID_MASK)
DRV32M1_zero_riscy.h30882 #define XRDC_HWCFG0_MID_MASK (0xF0000000U) macro
30884 … (((uint32_t)(((uint32_t)(x)) << XRDC_HWCFG0_MID_SHIFT)) & XRDC_HWCFG0_MID_MASK)