Home
last modified time | relevance | path

Searched refs:XCVR_PHY_PHY_FSK_MISC_EL_EN (Results 1 – 11 of 11) sorted by relevance

/hal_openisa-latest/vega_sdk_riscv/middleware/wireless/framework/XCVR/RV32M1/cfgs_rv32m1/
Dfsl_xcvr_gfsk_bt_0p7_h_0p5_config.c140 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
144 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
269 XCVR_PHY_PHY_FSK_MISC_EL_EN(0) |
273 XCVR_PHY_PHY_FSK_MISC_EL_EN(0) |
396 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
400 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
524 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
528 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
Dfsl_xcvr_ant_config.c77 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
103 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
Dfsl_xcvr_ble_config.c68 XCVR_PHY_PHY_FSK_MISC_EL_EN(0) |
Dfsl_xcvr_gfsk_bt_0p5_h_1p0_config.c65 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
Dfsl_xcvr_gfsk_bt_0p5_h_0p7_config.c65 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
Dfsl_xcvr_msk_config.c66 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
Dfsl_xcvr_gfsk_bt_0p5_h_0p5_config.c66 XCVR_PHY_PHY_FSK_MISC_EL_EN(0) |
Dfsl_xcvr_gfsk_bt_0p3_h_0p5_config.c66 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
Dfsl_xcvr_gfsk_bt_0p5_h_0p32_config.c66 XCVR_PHY_PHY_FSK_MISC_EL_EN(1) |
/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/
DRV32M1_ri5cy.h26545 #define XCVR_PHY_PHY_FSK_MISC_EL_EN(x) (((uint32_t)(((uint32_t)(x)) << XCVR_PHY_PHY_FSK_M… macro
DRV32M1_zero_riscy.h25701 #define XCVR_PHY_PHY_FSK_MISC_EL_EN(x) (((uint32_t)(((uint32_t)(x)) << XCVR_PHY_PHY_FSK_M… macro