Home
last modified time | relevance | path

Searched refs:SPM_DCDCSC_DCDC_VBAT_DIV_CTRL_MASK (Results 1 – 3 of 3) sorted by relevance

/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/drivers/
Dfsl_spm.h704 …base->DCDCSC = (base->DCDCSC & ~SPM_DCDCSC_DCDC_VBAT_DIV_CTRL_MASK) | SPM_DCDCSC_DCDC_VBAT_DIV_CTR… in SPM_SetDcdcVbatAdcMeasure()
/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/
DRV32M1_ri5cy.h19095 #define SPM_DCDCSC_DCDC_VBAT_DIV_CTRL_MASK (0xC00U) macro
19103 …2_t)(((uint32_t)(x)) << SPM_DCDCSC_DCDC_VBAT_DIV_CTRL_SHIFT)) & SPM_DCDCSC_DCDC_VBAT_DIV_CTRL_MASK)
DRV32M1_zero_riscy.h19923 #define SPM_DCDCSC_DCDC_VBAT_DIV_CTRL_MASK (0xC00U) macro
19931 …2_t)(((uint32_t)(x)) << SPM_DCDCSC_DCDC_VBAT_DIV_CTRL_SHIFT)) & SPM_DCDCSC_DCDC_VBAT_DIV_CTRL_MASK)