Home
last modified time | relevance | path

Searched refs:SCG_LPFLLDIV_LPFLLDIV1_VAL (Results 1 – 1 of 1) sorted by relevance

/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/drivers/
Dfsl_clock.c40 #define SCG_LPFLLDIV_LPFLLDIV1_VAL ((SCG->LPFLLDIV & SCG_LPFLLDIV_LPFLLDIV1_MASK) >> SCG_LPFLLDIV_L… macro
780 divider = SCG_LPFLLDIV_LPFLLDIV1_VAL; in CLOCK_GetLpFllAsyncFreq()