Home
last modified time | relevance | path

Searched refs:SCG_HCCR_DIVCORE_MASK (Results 1 – 2 of 2) sorted by relevance

/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/
DRV32M1_ri5cy.h16619 #define SCG_HCCR_DIVCORE_MASK (0xF0000U) macro
16639 … (((uint32_t)(((uint32_t)(x)) << SCG_HCCR_DIVCORE_SHIFT)) & SCG_HCCR_DIVCORE_MASK)
DRV32M1_zero_riscy.h17447 #define SCG_HCCR_DIVCORE_MASK (0xF0000U) macro
17467 … (((uint32_t)(((uint32_t)(x)) << SCG_HCCR_DIVCORE_SHIFT)) & SCG_HCCR_DIVCORE_MASK)