Home
last modified time | relevance | path

Searched refs:MSCM_CFG3_MMU_MASK (Results 1 – 2 of 2) sorted by relevance

/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/
DRV32M1_ri5cy.h13653 #define MSCM_CFG3_MMU_MASK (0x8U) macro
13659 … (((uint32_t)(((uint32_t)(x)) << MSCM_CFG3_MMU_SHIFT)) & MSCM_CFG3_MMU_MASK)
DRV32M1_zero_riscy.h13832 #define MSCM_CFG3_MMU_MASK (0x8U) macro
13838 … (((uint32_t)(((uint32_t)(x)) << MSCM_CFG3_MMU_SHIFT)) & MSCM_CFG3_MMU_MASK)