Home
last modified time | relevance | path

Searched refs:INTMUX_CHn_CSR_IRQN_MASK (Results 1 – 2 of 2) sorted by relevance

/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/
DRV32M1_ri5cy.h8176 #define INTMUX_CHn_CSR_IRQN_MASK (0x30U) macro
8184 … (((uint32_t)(((uint32_t)(x)) << INTMUX_CHn_CSR_IRQN_SHIFT)) & INTMUX_CHn_CSR_IRQN_MASK)
DRV32M1_zero_riscy.h8320 #define INTMUX_CHn_CSR_IRQN_MASK (0x30U) macro
8328 … (((uint32_t)(((uint32_t)(x)) << INTMUX_CHn_CSR_IRQN_SHIFT)) & INTMUX_CHn_CSR_IRQN_MASK)