Home
last modified time | relevance | path

Searched refs:INTMUX_CHn_CSR_CHIN_MASK (Results 1 – 2 of 2) sorted by relevance

/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/
DRV32M1_ri5cy.h8185 #define INTMUX_CHn_CSR_CHIN_MASK (0xF00U) macro
8187 … (((uint32_t)(((uint32_t)(x)) << INTMUX_CHn_CSR_CHIN_SHIFT)) & INTMUX_CHn_CSR_CHIN_MASK)
DRV32M1_zero_riscy.h8329 #define INTMUX_CHn_CSR_CHIN_MASK (0xF00U) macro
8331 … (((uint32_t)(((uint32_t)(x)) << INTMUX_CHn_CSR_CHIN_SHIFT)) & INTMUX_CHn_CSR_CHIN_MASK)