Home
last modified time | relevance | path

Searched refs:FIRCCFG (Results 1 – 5 of 5) sorted by relevance

/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/drivers/
Dfsl_clock.c45 #define SCG_FIRCCFG_RANGE_VAL ((SCG->FIRCCFG & SCG_FIRCCFG_RANGE_MASK) >> SCG_FIRCCFG_RANGE_SHIFT)
548 SCG->FIRCCFG = SCG_FIRCCFG_RANGE(config->range); in CLOCK_InitFirc()
/hal_openisa-latest/vega_sdk_riscv/devices/RV32M1/
Dsystem_RV32M1_zero_riscy.c408 …SCGOUTClock = 48000000 + ((SCG->FIRCCFG & SCG_FIRCCFG_RANGE_MASK) >> SCG_FIRCCFG_RANGE_SHIFT) * 40… in SystemCoreClockUpdate()
Dsystem_RV32M1_ri5cy.c405 …SCGOUTClock = 48000000 + ((SCG->FIRCCFG & SCG_FIRCCFG_RANGE_MASK) >> SCG_FIRCCFG_RANGE_SHIFT) * 40… in SystemCoreClockUpdate()
DRV32M1_ri5cy.h16196 …__IO uint32_t FIRCCFG; /**< Fast IRC Configuration Register, offset: 0x3… member
DRV32M1_zero_riscy.h17024 …__IO uint32_t FIRCCFG; /**< Fast IRC Configuration Register, offset: 0x3… member