Home
last modified time | relevance | path

Searched refs:kAI_PLL1G_CTRL2_SET (Results 1 – 14 of 14) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1172/drivers/
Dfsl_anatop_ai.h90 kAI_PLL1G_CTRL2_SET = 0x24, /*!< 1G PLL CTRL2 SET Register. */ enumerator
Dfsl_clock.c64 #define PLL_AI_CTRL2_SET_REG kAI_PLL1G_CTRL2_SET
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1165/drivers/
Dfsl_anatop_ai.h90 kAI_PLL1G_CTRL2_SET = 0x24, /*!< 1G PLL CTRL2 SET Register. */ enumerator
Dfsl_clock.c64 #define PLL_AI_CTRL2_SET_REG kAI_PLL1G_CTRL2_SET
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1176/drivers/
Dfsl_anatop_ai.h90 kAI_PLL1G_CTRL2_SET = 0x24, /*!< 1G PLL CTRL2 SET Register. */ enumerator
Dfsl_clock.c64 #define PLL_AI_CTRL2_SET_REG kAI_PLL1G_CTRL2_SET
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1173/drivers/
Dfsl_anatop_ai.h90 kAI_PLL1G_CTRL2_SET = 0x24, /*!< 1G PLL CTRL2 SET Register. */ enumerator
Dfsl_clock.c64 #define PLL_AI_CTRL2_SET_REG kAI_PLL1G_CTRL2_SET
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1171/drivers/
Dfsl_anatop_ai.h90 kAI_PLL1G_CTRL2_SET = 0x24, /*!< 1G PLL CTRL2 SET Register. */ enumerator
Dfsl_clock.c64 #define PLL_AI_CTRL2_SET_REG kAI_PLL1G_CTRL2_SET
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1166/drivers/
Dfsl_anatop_ai.h90 kAI_PLL1G_CTRL2_SET = 0x24, /*!< 1G PLL CTRL2 SET Register. */ enumerator
Dfsl_clock.c64 #define PLL_AI_CTRL2_SET_REG kAI_PLL1G_CTRL2_SET
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1175/drivers/
Dfsl_anatop_ai.h90 kAI_PLL1G_CTRL2_SET = 0x24, /*!< 1G PLL CTRL2 SET Register. */ enumerator
Dfsl_clock.c64 #define PLL_AI_CTRL2_SET_REG kAI_PLL1G_CTRL2_SET