Home
last modified time | relevance | path

Searched refs:kAI_PLL1G_CTRL0_CLR (Results 1 – 14 of 14) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1172/drivers/
Dfsl_anatop_ai.h85 kAI_PLL1G_CTRL0_CLR = 0x8, /*!< 1G PLL CTRL0 CLR Register. */ enumerator
Dfsl_clock.c59 #define PLL_AI_CTRL0_CLR_REG kAI_PLL1G_CTRL0_CLR
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1165/drivers/
Dfsl_anatop_ai.h85 kAI_PLL1G_CTRL0_CLR = 0x8, /*!< 1G PLL CTRL0 CLR Register. */ enumerator
Dfsl_clock.c59 #define PLL_AI_CTRL0_CLR_REG kAI_PLL1G_CTRL0_CLR
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1176/drivers/
Dfsl_anatop_ai.h85 kAI_PLL1G_CTRL0_CLR = 0x8, /*!< 1G PLL CTRL0 CLR Register. */ enumerator
Dfsl_clock.c59 #define PLL_AI_CTRL0_CLR_REG kAI_PLL1G_CTRL0_CLR
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1173/drivers/
Dfsl_anatop_ai.h85 kAI_PLL1G_CTRL0_CLR = 0x8, /*!< 1G PLL CTRL0 CLR Register. */ enumerator
Dfsl_clock.c59 #define PLL_AI_CTRL0_CLR_REG kAI_PLL1G_CTRL0_CLR
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1171/drivers/
Dfsl_anatop_ai.h85 kAI_PLL1G_CTRL0_CLR = 0x8, /*!< 1G PLL CTRL0 CLR Register. */ enumerator
Dfsl_clock.c59 #define PLL_AI_CTRL0_CLR_REG kAI_PLL1G_CTRL0_CLR
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1166/drivers/
Dfsl_anatop_ai.h85 kAI_PLL1G_CTRL0_CLR = 0x8, /*!< 1G PLL CTRL0 CLR Register. */ enumerator
Dfsl_clock.c59 #define PLL_AI_CTRL0_CLR_REG kAI_PLL1G_CTRL0_CLR
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1175/drivers/
Dfsl_anatop_ai.h85 kAI_PLL1G_CTRL0_CLR = 0x8, /*!< 1G PLL CTRL0 CLR Register. */ enumerator
Dfsl_clock.c59 #define PLL_AI_CTRL0_CLR_REG kAI_PLL1G_CTRL0_CLR