Home
last modified time | relevance | path

Searched refs:SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK (Results 1 – 7 of 7) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT685S/
DMIMXRT685S_dsp.h25229 #define SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK (0x100U) macro
25235 …t32_t)(x)) << SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_SHIFT)) & SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK)
DMIMXRT685S_cm33.h34842 #define SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK (0x100U) macro
34848 …t32_t)(x)) << SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_SHIFT)) & SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT633S/
DMIMXRT633S.h34842 #define SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK (0x100U) macro
34848 …t32_t)(x)) << SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_SHIFT)) & SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT595S/
DMIMXRT595S_dsp.h39566 #define SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK (0x100U) macro
39572 …t32_t)(x)) << SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_SHIFT)) & SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK)
DMIMXRT595S_cm33.h49365 #define SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK (0x100U) macro
49371 …t32_t)(x)) << SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_SHIFT)) & SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT533S/
DMIMXRT533S.h47738 #define SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK (0x100U) macro
47744 …t32_t)(x)) << SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_SHIFT)) & SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT555S/
DMIMXRT555S.h49364 #define SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK (0x100U) macro
49370 …t32_t)(x)) << SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_SHIFT)) & SYSCTL0_PDRUNCFG2_CLR_SRAM_IF8_APD_MASK)