Home
last modified time | relevance | path

Searched refs:SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK (Results 1 – 9 of 9) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT735S/
DMIMXRT735S_hifi1.h52622 #define SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK (0x20U) macro
52628 …(((uint32_t)(x)) << SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_SHIFT)) & SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK)
DMIMXRT735S_cm33_core1.h52682 #define SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK (0x20U) macro
52688 …(((uint32_t)(x)) << SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_SHIFT)) & SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK)
DMIMXRT735S_ezhv.h80663 #define SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK (0x20U) macro
80669 …(((uint32_t)(x)) << SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_SHIFT)) & SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT758S/
DMIMXRT758S_cm33_core1.h55905 #define SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK (0x20U) macro
55911 …(((uint32_t)(x)) << SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_SHIFT)) & SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK)
DMIMXRT758S_hifi1.h55843 #define SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK (0x20U) macro
55849 …(((uint32_t)(x)) << SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_SHIFT)) & SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK)
DMIMXRT758S_ezhv.h83808 #define SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK (0x20U) macro
83814 …(((uint32_t)(x)) << SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_SHIFT)) & SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT798S/
DMIMXRT798S_hifi1.h55843 #define SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK (0x20U) macro
55849 …(((uint32_t)(x)) << SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_SHIFT)) & SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK)
DMIMXRT798S_cm33_core1.h55905 #define SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK (0x20U) macro
55911 …(((uint32_t)(x)) << SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_SHIFT)) & SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK)
DMIMXRT798S_ezhv.h83832 #define SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK (0x20U) macro
83838 …(((uint32_t)(x)) << SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_SHIFT)) & SYSCON1_EDMA3_EN0_PINT1_IRQ1_EN_MASK)