Home
last modified time | relevance | path

Searched refs:SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (Results 1 – 12 of 12) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1175/
DMIMXRT1175_cm4.h71752 #define SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (0x40U) macro
71758 …t32_t)(((uint32_t)(x)) << SRC_DOMAIN_M4DEBUG_CPU1_STOP_SHIFT)) & SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK)
DMIMXRT1175_cm7.h70850 #define SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (0x40U) macro
70856 …t32_t)(((uint32_t)(x)) << SRC_DOMAIN_M4DEBUG_CPU1_STOP_SHIFT)) & SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1165/
DMIMXRT1165_cm7.h70348 #define SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (0x40U) macro
70354 …t32_t)(((uint32_t)(x)) << SRC_DOMAIN_M4DEBUG_CPU1_STOP_SHIFT)) & SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK)
DMIMXRT1165_cm4.h71250 #define SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (0x40U) macro
71256 …t32_t)(((uint32_t)(x)) << SRC_DOMAIN_M4DEBUG_CPU1_STOP_SHIFT)) & SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1171/
DMIMXRT1171.h70850 #define SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (0x40U) macro
70856 …t32_t)(((uint32_t)(x)) << SRC_DOMAIN_M4DEBUG_CPU1_STOP_SHIFT)) & SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1166/
DMIMXRT1166_cm4.h76713 #define SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (0x40U) macro
76719 …t32_t)(((uint32_t)(x)) << SRC_DOMAIN_M4DEBUG_CPU1_STOP_SHIFT)) & SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK)
DMIMXRT1166_cm7.h75811 #define SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (0x40U) macro
75817 …t32_t)(((uint32_t)(x)) << SRC_DOMAIN_M4DEBUG_CPU1_STOP_SHIFT)) & SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1173/
DMIMXRT1173_cm4.h77212 #define SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (0x40U) macro
77218 …t32_t)(((uint32_t)(x)) << SRC_DOMAIN_M4DEBUG_CPU1_STOP_SHIFT)) & SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK)
DMIMXRT1173_cm7.h76310 #define SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (0x40U) macro
76316 …t32_t)(((uint32_t)(x)) << SRC_DOMAIN_M4DEBUG_CPU1_STOP_SHIFT)) & SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1172/
DMIMXRT1172.h76313 #define SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (0x40U) macro
76319 …t32_t)(((uint32_t)(x)) << SRC_DOMAIN_M4DEBUG_CPU1_STOP_SHIFT)) & SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1176/
DMIMXRT1176_cm7.h86980 #define SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (0x40U) macro
86986 …t32_t)(((uint32_t)(x)) << SRC_DOMAIN_M4DEBUG_CPU1_STOP_SHIFT)) & SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK)
DMIMXRT1176_cm4.h87882 #define SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK (0x40U) macro
87888 …t32_t)(((uint32_t)(x)) << SRC_DOMAIN_M4DEBUG_CPU1_STOP_SHIFT)) & SRC_DOMAIN_M4DEBUG_CPU1_STOP_MASK)