Home
last modified time | relevance | path

Searched refs:QuadSPI_SR_TXWA_MASK (Results 1 – 11 of 11) sorted by relevance

/hal_nxp-latest/s32/drivers/s32k1/BaseNXP/header/
DS32K148_QUADSPI.h555 #define QuadSPI_SR_TXWA_MASK (0x2000000U) macro
558 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_TXWA_SHIFT)) & QuadSPI_SR_TXWA_MASK)
/hal_nxp-latest/s32/drivers/s32k3/BaseNXP/header/
DS32K344_QUADSPI.h578 #define QuadSPI_SR_TXWA_MASK (0x2000000U) macro
581 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_TXWA_SHIFT)) & QuadSPI_SR_TXWA_MASK)
/hal_nxp-latest/s32/drivers/s32k3/Fls/include/
DQspi_Ip_HwAccess.h755 #ifdef QuadSPI_SR_TXWA_MASK
764 RegValue = (RegValue & QuadSPI_SR_TXWA_MASK) >> QuadSPI_SR_TXWA_SHIFT; in Qspi_Ip_GetTxWatermarkAvailable()
/hal_nxp-latest/mcux/mcux-sdk/drivers/qspi/
Dfsl_qspi.h136 kQSPI_TxWatermark = QuadSPI_SR_TXWA_MASK, /*!< Tx buffer watermark available */
/hal_nxp-latest/s32/drivers/s32ze/Mem_EXFLS/include/
DQspi_Ip_HwAccess.h1075 #ifdef QuadSPI_SR_TXWA_MASK
1085 RegValue = (RegValue & QuadSPI_SR_TXWA_MASK); in Qspi_Ip_GetTxWatermarkAvailable()
/hal_nxp-latest/mcux/mcux-sdk/devices/MK80F25615/
DMK80F25615.h18852 #define QuadSPI_SR_TXWA_MASK (0x2000000U) macro
18854 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_TXWA_SHIFT)) & QuadSPI_SR_TXWA_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MK82F25615/
DMK82F25615.h19825 #define QuadSPI_SR_TXWA_MASK (0x2000000U) macro
19827 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_TXWA_SHIFT)) & QuadSPI_SR_TXWA_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MK28FA15/
DMK28FA15.h18384 #define QuadSPI_SR_TXWA_MASK (0x2000000U) macro
18386 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_TXWA_SHIFT)) & QuadSPI_SR_TXWA_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MK27FA15/
DMK27FA15.h18382 #define QuadSPI_SR_TXWA_MASK (0x2000000U) macro
18384 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_TXWA_SHIFT)) & QuadSPI_SR_TXWA_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MCIMX7U3/
DMCIMX7U3_cm4.h27696 #define QuadSPI_SR_TXWA_MASK (0x2000000U) macro
27699 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_TXWA_SHIFT)) & QuadSPI_SR_TXWA_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MCIMX7U5/
DMCIMX7U5_cm4.h27697 #define QuadSPI_SR_TXWA_MASK (0x2000000U) macro
27700 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_TXWA_SHIFT)) & QuadSPI_SR_TXWA_MASK)