Home
last modified time | relevance | path

Searched refs:QuadSPI_SOCCR_SOCCFG_MASK (Results 1 – 7 of 7) sorted by relevance

/hal_nxp-latest/s32/drivers/s32k1/BaseNXP/header/
DS32K148_QUADSPI.h342 #define QuadSPI_SOCCR_SOCCFG_MASK (0xFFFFFFFFU) macro
345 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SOCCR_SOCCFG_SHIFT)) & QuadSPI_SOCCR_SOCCFG_MASK)
/hal_nxp-latest/s32/drivers/s32k3/BaseNXP/header/
DS32K344_QUADSPI.h282 #define QuadSPI_SOCCR_SOCCFG_MASK (0xFFFFFFFFU) macro
285 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SOCCR_SOCCFG_SHIFT)) & QuadSPI_SOCCR_SOCCFG_MASK)
/hal_nxp-latest/s32/drivers/s32ze/BaseNXP/header/
DS32Z2_QUADSPI.h408 #define QuadSPI_SOCCR_SOCCFG_MASK (0xFFFFFFU) macro
411 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SOCCR_SOCCFG_SHIFT)) & QuadSPI_SOCCR_SOCCFG_MASK)
/hal_nxp-latest/s32/drivers/s32k3/Fls/include/
DQspi_Ip_HwAccess.h1003 #ifdef QuadSPI_SOCCR_SOCCFG_MASK
/hal_nxp-latest/s32/drivers/s32ze/Mem_EXFLS/include/
DQspi_Ip_HwAccess.h1417 #ifdef QuadSPI_SOCCR_SOCCFG_MASK
/hal_nxp-latest/mcux/mcux-sdk/devices/MCIMX7U3/
DMCIMX7U3_cm4.h27463 #define QuadSPI_SOCCR_SOCCFG_MASK (0xFFFFFFFFU) macro
27465 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SOCCR_SOCCFG_SHIFT)) & QuadSPI_SOCCR_SOCCFG_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MCIMX7U5/
DMCIMX7U5_cm4.h27464 #define QuadSPI_SOCCR_SOCCFG_MASK (0xFFFFFFFFU) macro
27466 … (((uint32_t)(((uint32_t)(x)) << QuadSPI_SOCCR_SOCCFG_SHIFT)) & QuadSPI_SOCCR_SOCCFG_MASK)