| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX3/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX6/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX2/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX6/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX5/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX1/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX4/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX2/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX3/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX4/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX5/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8UX5/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8UX6/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX1/drivers/ |
| D | fsl_clock.h | 298 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QM6/drivers/ |
| D | fsl_clock.h | 300 kCLOCK_LSIO_Gpio1 = LPCG_TUPLE(SC_R_GPIO_1, LSIO__LPCG_GPIO1_BASE),
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QM6/ |
| D | MIMX8QM6_ca53.h | 63886 #define LSIO__LPCG_GPIO1_BASE (0x5D490000u) macro 63888 #define LSIO__LPCG_GPIO1 ((LSIO_LPCG_GPIO1_Type *)LSIO__LPCG_GPIO1_BASE) 63890 #define LSIO_LPCG_GPIO1_BASE_ADDRS { LSIO__LPCG_GPIO1_BASE }
|
| D | MIMX8QM6_dsp.h | 67905 #define LSIO__LPCG_GPIO1_BASE (0x5D490000u) macro 67907 #define LSIO__LPCG_GPIO1 ((LSIO_LPCG_GPIO1_Type *)LSIO__LPCG_GPIO1_BASE) 67909 #define LSIO_LPCG_GPIO1_BASE_ADDRS { LSIO__LPCG_GPIO1_BASE }
|
| D | MIMX8QM6_cm4_core1.h | 78622 #define LSIO__LPCG_GPIO1_BASE (0x5D490000u) macro 78624 #define LSIO__LPCG_GPIO1 ((LSIO_LPCG_GPIO1_Type *)LSIO__LPCG_GPIO1_BASE) 78626 #define LSIO_LPCG_GPIO1_BASE_ADDRS { LSIO__LPCG_GPIO1_BASE }
|
| D | MIMX8QM6_cm4_core0.h | 78622 #define LSIO__LPCG_GPIO1_BASE (0x5D490000u) macro 78624 #define LSIO__LPCG_GPIO1 ((LSIO_LPCG_GPIO1_Type *)LSIO__LPCG_GPIO1_BASE) 78626 #define LSIO_LPCG_GPIO1_BASE_ADDRS { LSIO__LPCG_GPIO1_BASE }
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX2/ |
| D | MIMX8QX2_cm4.h | 84258 #define LSIO__LPCG_GPIO1_BASE (0x5D490000u) macro 84260 #define LSIO__LPCG_GPIO1 ((LSIO_LPCG_GPIO1_Type *)LSIO__LPCG_GPIO1_BASE) 84262 #define LSIO_LPCG_GPIO1_BASE_ADDRS { LSIO__LPCG_GPIO1_BASE }
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX1/ |
| D | MIMX8QX1_cm4.h | 84258 #define LSIO__LPCG_GPIO1_BASE (0x5D490000u) macro 84260 #define LSIO__LPCG_GPIO1 ((LSIO_LPCG_GPIO1_Type *)LSIO__LPCG_GPIO1_BASE) 84262 #define LSIO_LPCG_GPIO1_BASE_ADDRS { LSIO__LPCG_GPIO1_BASE }
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX1/ |
| D | MIMX8DX1_cm4.h | 84258 #define LSIO__LPCG_GPIO1_BASE (0x5D490000u) macro 84260 #define LSIO__LPCG_GPIO1 ((LSIO_LPCG_GPIO1_Type *)LSIO__LPCG_GPIO1_BASE) 84262 #define LSIO_LPCG_GPIO1_BASE_ADDRS { LSIO__LPCG_GPIO1_BASE }
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX2/ |
| D | MIMX8DX2_cm4.h | 84258 #define LSIO__LPCG_GPIO1_BASE (0x5D490000u) macro 84260 #define LSIO__LPCG_GPIO1 ((LSIO_LPCG_GPIO1_Type *)LSIO__LPCG_GPIO1_BASE) 84262 #define LSIO_LPCG_GPIO1_BASE_ADDRS { LSIO__LPCG_GPIO1_BASE }
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX3/ |
| D | MIMX8QX3_cm4.h | 114067 #define LSIO__LPCG_GPIO1_BASE (0x5D490000u) macro 114069 #define LSIO__LPCG_GPIO1 ((LSIO_LPCG_GPIO1_Type *)LSIO__LPCG_GPIO1_BASE) 114071 #define LSIO_LPCG_GPIO1_BASE_ADDRS { LSIO__LPCG_GPIO1_BASE }
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX4/ |
| D | MIMX8DX4_cm4.h | 114067 #define LSIO__LPCG_GPIO1_BASE (0x5D490000u) macro 114069 #define LSIO__LPCG_GPIO1 ((LSIO_LPCG_GPIO1_Type *)LSIO__LPCG_GPIO1_BASE) 114071 #define LSIO_LPCG_GPIO1_BASE_ADDRS { LSIO__LPCG_GPIO1_BASE }
|