Home
last modified time | relevance | path

Searched refs:IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (Results 1 – 13 of 13) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1011/
DMIMXRT1011.h16759 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U) macro
16764 …R5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & I…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1015/
DMIMXRT1015.h19527 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U) macro
19532 …R5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & I…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1024/
DMIMXRT1024.h22935 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U) macro
22940 …R5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & I…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1021/
DMIMXRT1021.h22956 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U) macro
22961 …R5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & I…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1051/
DMIMXRT1051.h23922 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U) macro
23927 …R5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & I…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1041/
DMIMXRT1041.h25329 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U) macro
25334 …R5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & I…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1052/
DMIMXRT1052.h24707 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U) macro
24712 …R5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & I…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1042/
DMIMXRT1042.h25331 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U) macro
25336 …R5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & I…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1061/
DMIMXRT1061.h25872 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U) macro
25877 …R5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & I…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1064/
DMIMXRT1064.h26668 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U) macro
26673 …R5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & I…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1062/
DMIMXRT1062.h26658 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U) macro
26663 …R5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & I…
/hal_nxp-latest/imx/devices/MCIMX6X/
DMCIMX6X_M4.h23509 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT 6 macro
/hal_nxp-latest/imx/devices/MCIMX7D/
DMCIMX7D_M4.h26845 #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT 6 macro