Home
last modified time | relevance | path

Searched refs:INT_SET_ENABLE (Results 1 – 24 of 24) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5534/drivers/
Dfsl_power.c3123 FLASH->INT_SET_ENABLE = flash_int_enable_reg; /* ... restore INT_ENABLE register. */ in POWER_SetSystemClock12MHZ()
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5536/drivers/
Dfsl_power.c3123 FLASH->INT_SET_ENABLE = flash_int_enable_reg; /* ... restore INT_ENABLE register. */ in POWER_SetSystemClock12MHZ()
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC55S36/drivers/
Dfsl_power.c3123 FLASH->INT_SET_ENABLE = flash_int_enable_reg; /* ... restore INT_ENABLE register. */ in POWER_SetSystemClock12MHZ()
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC55S06/
DLPC55S06.h8063 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
19474 …__O uint32_t INT_SET_ENABLE; /**< Interrupt Enable Set Register, offset: 0x3DC… member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC55S04/
DLPC55S04.h8063 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
19474 …__O uint32_t INT_SET_ENABLE; /**< Interrupt Enable Set Register, offset: 0x3DC… member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC55S16/
DLPC55S16.h8495 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
20204 …__O uint32_t INT_SET_ENABLE; /**< Interrupt Enable Set Register, offset: 0x3DC… member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC55S14/
DLPC55S14.h8494 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
20203 …__O uint32_t INT_SET_ENABLE; /**< Interrupt Enable Set Register, offset: 0x3DC… member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5502/
DLPC5502.h7681 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5502CPXXXX/
DLPC5502CPXXXX.h7636 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5504CPXXXX/
DLPC5504CPXXXX.h7636 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5504/
DLPC5504.h7681 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5506/
DLPC5506.h7681 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5506CPXXXX/
DLPC5506CPXXXX.h7636 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5526/
DLPC5526.h7121 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5528/
DLPC5528.h7120 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5512/
DLPC5512.h8111 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC55S26/
DLPC55S26.h7503 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC55S28/
DLPC55S28.h7502 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5514/
DLPC5514.h8112 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC5516/
DLPC5516.h8113 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC55S66/
DLPC55S66_cm33_core1.h7503 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
DLPC55S66_cm33_core0.h7503 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/LPC55S69/
DLPC55S69_cm33_core1.h7502 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member
DLPC55S69_cm33_core0.h7502 __O uint32_t INT_SET_ENABLE; /**< Set interrupt enable bits, offset: 0xFDC */ member