Home
last modified time | relevance | path

Searched refs:DDRPHY_PLLCR0_CPPC_SHIFT (Results 1 – 15 of 15) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX2/
DMIMX8QX2_cm4.h14993 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14996 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX1/
DMIMX8QX1_cm4.h14993 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14996 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX1/
DMIMX8DX1_cm4.h14993 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14996 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX2/
DMIMX8DX2_cm4.h14993 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14996 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX3/
DMIMX8QX3_cm4.h14991 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14994 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX4/
DMIMX8DX4_cm4.h14991 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14994 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX3/
DMIMX8DX3_cm4.h14991 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14994 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX6/
DMIMX8QX6_dsp.h15578 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
15580 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
DMIMX8QX6_cm4.h14993 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14996 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX6/
DMIMX8DX6_cm4.h14993 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14996 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX5/
DMIMX8QX5_cm4.h14992 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14995 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX5/
DMIMX8DX5_cm4.h14993 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14996 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8UX6/
DMIMX8UX6_cm4.h14994 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14997 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8UX5/
DMIMX8UX5_cm4.h14994 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14997 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX4/
DMIMX8QX4_cm4.h14990 #define DDRPHY_PLLCR0_CPPC_SHIFT (17U) macro
14993 …LCR0_CPPC(x) (((uint32_t)(((uint32_t)(x)) << DDRPHY_PLLCR0_CPPC_SHIFT)) & DDRPH…