Home
last modified time | relevance | path

Searched refs:DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (Results 1 – 15 of 15) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX2/
DMIMX8QX2_cm4.h38873 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38877 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX1/
DMIMX8QX1_cm4.h38873 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38877 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX1/
DMIMX8DX1_cm4.h38873 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38877 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX2/
DMIMX8DX2_cm4.h38873 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38877 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX3/
DMIMX8QX3_cm4.h38871 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38875 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX4/
DMIMX8DX4_cm4.h38871 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38875 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX3/
DMIMX8DX3_cm4.h38871 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38875 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX6/
DMIMX8QX6_dsp.h39465 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
39468 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
DMIMX8QX6_cm4.h38873 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38877 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX6/
DMIMX8DX6_cm4.h38873 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38877 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX5/
DMIMX8QX5_cm4.h38872 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38876 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8DX5/
DMIMX8DX5_cm4.h38873 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38877 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8UX6/
DMIMX8UX6_cm4.h38874 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38878 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8UX5/
DMIMX8UX5_cm4.h38874 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38878 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMX8QX4/
DMIMX8QX4_cm4.h38870 #define DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK (0xFE000000U) macro
38874 …t32_t)(x)) << DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_SHIFT)) & DDRPHY_DX8SL6DXCTL1_RESERVED_31_25_MASK)