Home
last modified time | relevance | path

Searched refs:CfgIndex (Results 1 – 3 of 3) sorted by relevance

/hal_nxp-latest/s32/drivers/s32ze/Platform/src/
DMru_Ip.c223 uint8 CfgIndex = 0u; in Mru_Ip_Init_Privileged() local
234 for(CfgIndex = 0u; CfgIndex < HWUnitConfigPtr->NumChannel; CfgIndex++) in Mru_Ip_Init_Privileged()
236 if((NULL_PTR != HWUnitConfigPtr->ChannelCfg[CfgIndex].MBLinkReceiveChCfg) && in Mru_Ip_Init_Privileged()
237 (FALSE == HWUnitConfigPtr->ChannelCfg[CfgIndex].bSkipInitChannel)) in Mru_Ip_Init_Privileged()
240 *HWUnitConfigPtr->ChannelCfg[CfgIndex].ChCFG0Add = MRU_IP_CH_CFG0_CHE_MASK; in Mru_Ip_Init_Privileged()
242 … *HWUnitConfigPtr->ChannelCfg[CfgIndex].ChCFG1Add = HWUnitConfigPtr->ChannelCfg[CfgIndex].ChCFG1; in Mru_Ip_Init_Privileged()
244 …*HWUnitConfigPtr->ChannelCfg[CfgIndex].ChCFG0Add = HWUnitConfigPtr->ChannelCfg[CfgIndex].ChCFG0 | … in Mru_Ip_Init_Privileged()
/hal_nxp-latest/s32/drivers/s32k3/Mcu/src/
DClock_Ip_ProgFreqSwitch.c138 uint32 CfgIndex
167 uint32 CfgIndex in Clock_Ip_CgmXPcfsSdurDivcDiveDivs() argument
198 …if (HashPfs[CfgIndex] != ((((uint32)Config->ClockSourceFrequency) ^ ((uint32)Config->MaxAllowableI… in Clock_Ip_CgmXPcfsSdurDivcDiveDivs()
200 …HashPfs[CfgIndex] = ((((uint32)Config->ClockSourceFrequency) ^ ((uint32)Config->MaxAllowableIDDcha… in Clock_Ip_CgmXPcfsSdurDivcDiveDivs()
284 (void)CfgIndex; in Clock_Ip_CgmXPcfsSdurDivcDiveDivs()
/hal_nxp-latest/s32/drivers/s32ze/Mcu/src/
DClock_Ip_ProgFreqSwitch.c141 uint32 CfgIndex
171 uint32 CfgIndex in Clock_Ip_CgmXPcfsSdurDivcDiveDivs() argument
202 …if (HashPfs[CfgIndex] != ((((uint32)Config->ClockSourceFrequency) ^ ((uint32)Config->MaxAllowableI… in Clock_Ip_CgmXPcfsSdurDivcDiveDivs()
204 …HashPfs[CfgIndex] = ((((uint32)Config->ClockSourceFrequency) ^ ((uint32)Config->MaxAllowableIDDcha… in Clock_Ip_CgmXPcfsSdurDivcDiveDivs()
309 (void)CfgIndex; in Clock_Ip_CgmXPcfsSdurDivcDiveDivs()