Home
last modified time | relevance | path

Searched refs:CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK (Results 1 – 7 of 7) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT798S/
DMIMXRT798S_hifi4.h19447 #define CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK (0x10000U) macro
19453 …int32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL3_CLR_PRINCE1_SHIFT)) & CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK)
DMIMXRT798S_cm33_core0.h19508 #define CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK (0x10000U) macro
19514 …int32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL3_CLR_PRINCE1_SHIFT)) & CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK)
DMIMXRT798S_ezhv.h18953 #define CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK (0x10000U) macro
18959 …int32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL3_CLR_PRINCE1_SHIFT)) & CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT735S/
DMIMXRT735S_ezhv.h18953 #define CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK (0x10000U) macro
18959 …int32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL3_CLR_PRINCE1_SHIFT)) & CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK)
DMIMXRT735S_cm33_core0.h19508 #define CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK (0x10000U) macro
19514 …int32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL3_CLR_PRINCE1_SHIFT)) & CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT758S/
DMIMXRT758S_cm33_core0.h19508 #define CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK (0x10000U) macro
19514 …int32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL3_CLR_PRINCE1_SHIFT)) & CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK)
DMIMXRT758S_ezhv.h18953 #define CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK (0x10000U) macro
18959 …int32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL3_CLR_PRINCE1_SHIFT)) & CLKCTL0_PSCCTL3_CLR_PRINCE1_MASK)