Home
last modified time | relevance | path

Searched refs:CLKCTL0_PSCCTL2_CLR_SAI1_MASK (Results 1 – 7 of 7) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT798S/
DMIMXRT798S_hifi4.h19267 #define CLKCTL0_PSCCTL2_CLR_SAI1_MASK (0x4000U) macro
19273 … (((uint32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_SAI1_SHIFT)) & CLKCTL0_PSCCTL2_CLR_SAI1_MASK)
DMIMXRT798S_cm33_core0.h19328 #define CLKCTL0_PSCCTL2_CLR_SAI1_MASK (0x4000U) macro
19334 … (((uint32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_SAI1_SHIFT)) & CLKCTL0_PSCCTL2_CLR_SAI1_MASK)
DMIMXRT798S_ezhv.h18773 #define CLKCTL0_PSCCTL2_CLR_SAI1_MASK (0x4000U) macro
18779 … (((uint32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_SAI1_SHIFT)) & CLKCTL0_PSCCTL2_CLR_SAI1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT735S/
DMIMXRT735S_ezhv.h18773 #define CLKCTL0_PSCCTL2_CLR_SAI1_MASK (0x4000U) macro
18779 … (((uint32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_SAI1_SHIFT)) & CLKCTL0_PSCCTL2_CLR_SAI1_MASK)
DMIMXRT735S_cm33_core0.h19328 #define CLKCTL0_PSCCTL2_CLR_SAI1_MASK (0x4000U) macro
19334 … (((uint32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_SAI1_SHIFT)) & CLKCTL0_PSCCTL2_CLR_SAI1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT758S/
DMIMXRT758S_cm33_core0.h19328 #define CLKCTL0_PSCCTL2_CLR_SAI1_MASK (0x4000U) macro
19334 … (((uint32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_SAI1_SHIFT)) & CLKCTL0_PSCCTL2_CLR_SAI1_MASK)
DMIMXRT758S_ezhv.h18773 #define CLKCTL0_PSCCTL2_CLR_SAI1_MASK (0x4000U) macro
18779 … (((uint32_t)(((uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_SAI1_SHIFT)) & CLKCTL0_PSCCTL2_CLR_SAI1_MASK)