Home
last modified time | relevance | path

Searched refs:CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK (Results 1 – 7 of 7) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT798S/
DMIMXRT798S_hifi4.h19171 #define CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK (0x2U) macro
19177 …(uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_SHIFT)) & CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK)
DMIMXRT798S_cm33_core0.h19232 #define CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK (0x2U) macro
19238 …(uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_SHIFT)) & CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK)
DMIMXRT798S_ezhv.h18677 #define CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK (0x2U) macro
18683 …(uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_SHIFT)) & CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT735S/
DMIMXRT735S_ezhv.h18677 #define CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK (0x2U) macro
18683 …(uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_SHIFT)) & CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK)
DMIMXRT735S_cm33_core0.h19232 #define CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK (0x2U) macro
19238 …(uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_SHIFT)) & CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT758S/
DMIMXRT758S_cm33_core0.h19232 #define CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK (0x2U) macro
19238 …(uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_SHIFT)) & CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK)
DMIMXRT758S_ezhv.h18677 #define CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK (0x2U) macro
18683 …(uint32_t)(x)) << CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_SHIFT)) & CLKCTL0_PSCCTL2_CLR_LP_FLEXCOMM3_MASK)