Home
last modified time | relevance | path

Searched refs:AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK (Results 1 – 14 of 14) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1172/drivers/
Dfsl_anatop_ai.h347 …t32_t)(((uint32_t)(x)) << AI_RCOSC400M_CTRL3_EN_1M_CLK_SHIFT)) & AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK)
348 #define AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK (0x100U) macro
Dfsl_clock.c1386 tmp32 &= ~(AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK | AI_RCOSC400M_CTRL3_MUX_1M_CLK_MASK); in CLOCK_OSC_Set1MHzOutputBehavior()
1390 tmp32 |= AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK; in CLOCK_OSC_Set1MHzOutputBehavior()
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1165/drivers/
Dfsl_anatop_ai.h347 …t32_t)(((uint32_t)(x)) << AI_RCOSC400M_CTRL3_EN_1M_CLK_SHIFT)) & AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK)
348 #define AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK (0x100U) macro
Dfsl_clock.c1377 tmp32 &= ~(AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK | AI_RCOSC400M_CTRL3_MUX_1M_CLK_MASK); in CLOCK_OSC_Set1MHzOutputBehavior()
1381 tmp32 |= AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK; in CLOCK_OSC_Set1MHzOutputBehavior()
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1176/drivers/
Dfsl_anatop_ai.h347 …t32_t)(((uint32_t)(x)) << AI_RCOSC400M_CTRL3_EN_1M_CLK_SHIFT)) & AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK)
348 #define AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK (0x100U) macro
Dfsl_clock.c1386 tmp32 &= ~(AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK | AI_RCOSC400M_CTRL3_MUX_1M_CLK_MASK); in CLOCK_OSC_Set1MHzOutputBehavior()
1390 tmp32 |= AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK; in CLOCK_OSC_Set1MHzOutputBehavior()
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1173/drivers/
Dfsl_anatop_ai.h347 …t32_t)(((uint32_t)(x)) << AI_RCOSC400M_CTRL3_EN_1M_CLK_SHIFT)) & AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK)
348 #define AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK (0x100U) macro
Dfsl_clock.c1386 tmp32 &= ~(AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK | AI_RCOSC400M_CTRL3_MUX_1M_CLK_MASK); in CLOCK_OSC_Set1MHzOutputBehavior()
1390 tmp32 |= AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK; in CLOCK_OSC_Set1MHzOutputBehavior()
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1171/drivers/
Dfsl_anatop_ai.h347 …t32_t)(((uint32_t)(x)) << AI_RCOSC400M_CTRL3_EN_1M_CLK_SHIFT)) & AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK)
348 #define AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK (0x100U) macro
Dfsl_clock.c1386 tmp32 &= ~(AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK | AI_RCOSC400M_CTRL3_MUX_1M_CLK_MASK); in CLOCK_OSC_Set1MHzOutputBehavior()
1390 tmp32 |= AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK; in CLOCK_OSC_Set1MHzOutputBehavior()
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1166/drivers/
Dfsl_anatop_ai.h347 …t32_t)(((uint32_t)(x)) << AI_RCOSC400M_CTRL3_EN_1M_CLK_SHIFT)) & AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK)
348 #define AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK (0x100U) macro
Dfsl_clock.c1377 tmp32 &= ~(AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK | AI_RCOSC400M_CTRL3_MUX_1M_CLK_MASK); in CLOCK_OSC_Set1MHzOutputBehavior()
1381 tmp32 |= AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK; in CLOCK_OSC_Set1MHzOutputBehavior()
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT1175/drivers/
Dfsl_anatop_ai.h347 …t32_t)(((uint32_t)(x)) << AI_RCOSC400M_CTRL3_EN_1M_CLK_SHIFT)) & AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK)
348 #define AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK (0x100U) macro
Dfsl_clock.c1386 tmp32 &= ~(AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK | AI_RCOSC400M_CTRL3_MUX_1M_CLK_MASK); in CLOCK_OSC_Set1MHzOutputBehavior()
1390 tmp32 |= AI_RCOSC400M_CTRL3_EN_1M_CLK_MASK; in CLOCK_OSC_Set1MHzOutputBehavior()