Home
last modified time | relevance | path

Searched refs:AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK (Results 1 – 7 of 7) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT633S/
DMIMXRT633S.h2202 #define AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK (0x30U) macro
2210 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM09_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT685S/
DMIMXRT685S_cm33.h2202 #define AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK (0x30U) macro
2210 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM09_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT533S/
DMIMXRT533S.h2287 #define AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK (0x30U) macro
2295 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM09_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT595S/
DMIMXRT595S_cm33.h2291 #define AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK (0x30U) macro
2299 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM09_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT555S/
DMIMXRT555S.h2290 #define AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK (0x30U) macro
2298 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM09_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/RW610/
DRW610.h2893 #define AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK (0x30U) macro
2896 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM09_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/RW612/
DRW612.h2893 #define AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK (0x30U) macro
2896 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM09_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM09_RULE_RULE1_MASK)