Home
last modified time | relevance | path

Searched refs:AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK (Results 1 – 7 of 7) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT633S/
DMIMXRT633S.h2145 #define AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK (0x30000U) macro
2153 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM08_RULE_RULE4_SHIFT)) & AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT685S/
DMIMXRT685S_cm33.h2145 #define AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK (0x30000U) macro
2153 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM08_RULE_RULE4_SHIFT)) & AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT533S/
DMIMXRT533S.h2230 #define AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK (0x30000U) macro
2238 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM08_RULE_RULE4_SHIFT)) & AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT595S/
DMIMXRT595S_cm33.h2234 #define AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK (0x30000U) macro
2242 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM08_RULE_RULE4_SHIFT)) & AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT555S/
DMIMXRT555S.h2233 #define AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK (0x30000U) macro
2241 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM08_RULE_RULE4_SHIFT)) & AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/RW610/
DRW610.h2861 #define AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK (0x30000U) macro
2864 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM08_RULE_RULE4_SHIFT)) & AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/RW612/
DRW612.h2861 #define AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK (0x30000U) macro
2864 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM08_RULE_RULE4_SHIFT)) & AHB_SECURE_CTRL_RAM08_RULE_RULE4_MASK)