Home
last modified time | relevance | path

Searched refs:AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK (Results 1 – 7 of 7) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT633S/
DMIMXRT633S.h1854 #define AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK (0x30U) macro
1862 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM05_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT685S/
DMIMXRT685S_cm33.h1854 #define AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK (0x30U) macro
1862 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM05_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT533S/
DMIMXRT533S.h1939 #define AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK (0x30U) macro
1947 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM05_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT595S/
DMIMXRT595S_cm33.h1943 #define AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK (0x30U) macro
1951 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM05_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT555S/
DMIMXRT555S.h1942 #define AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK (0x30U) macro
1950 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM05_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/RW610/
DRW610.h2705 #define AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK (0x30U) macro
2708 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM05_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/RW612/
DRW612.h2705 #define AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK (0x30U) macro
2708 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM05_RULE_RULE1_SHIFT)) & AHB_SECURE_CTRL_RAM05_RULE_RULE1_MASK)