Home
last modified time | relevance | path

Searched refs:AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK (Results 1 – 7 of 7) sorted by relevance

/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT633S/
DMIMXRT633S.h1730 #define AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK (0x3000000U) macro
1738 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM03_RULE_RULE6_SHIFT)) & AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT685S/
DMIMXRT685S_cm33.h1730 #define AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK (0x3000000U) macro
1738 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM03_RULE_RULE6_SHIFT)) & AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT533S/
DMIMXRT533S.h1815 #define AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK (0x3000000U) macro
1823 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM03_RULE_RULE6_SHIFT)) & AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT595S/
DMIMXRT595S_cm33.h1819 #define AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK (0x3000000U) macro
1827 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM03_RULE_RULE6_SHIFT)) & AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT555S/
DMIMXRT555S.h1818 #define AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK (0x3000000U) macro
1826 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM03_RULE_RULE6_SHIFT)) & AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/RW610/
DRW610.h2636 #define AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK (0x3000000U) macro
2639 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM03_RULE_RULE6_SHIFT)) & AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK)
/hal_nxp-latest/mcux/mcux-sdk/devices/RW612/
DRW612.h2636 #define AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK (0x3000000U) macro
2639 …(uint32_t)(x)) << AHB_SECURE_CTRL_RAM03_RULE_RULE6_SHIFT)) & AHB_SECURE_CTRL_RAM03_RULE_RULE6_MASK)