Home
last modified time | relevance | path

Searched refs:SDIO1FCLKDIV (Results 1 – 12 of 12) sorted by relevance

/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT685S/drivers/
Dfsl_clock.c886 pClkDiv = &CLKCTL0->SDIO1FCLKDIV; in CLOCK_GetSdioClkFreq()
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT633S/drivers/
Dfsl_clock.c886 pClkDiv = &CLKCTL0->SDIO1FCLKDIV; in CLOCK_GetSdioClkFreq()
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT595S/drivers/
Dfsl_clock.c900 pClkDiv = &CLKCTL0->SDIO1FCLKDIV; in CLOCK_GetSdioClkFreq()
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT533S/drivers/
Dfsl_clock.c900 pClkDiv = &CLKCTL0->SDIO1FCLKDIV; in CLOCK_GetSdioClkFreq()
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT555S/drivers/
Dfsl_clock.c900 pClkDiv = &CLKCTL0->SDIO1FCLKDIV; in CLOCK_GetSdioClkFreq()
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT685S/
DMIMXRT685S_dsp.h1284 __IO uint32_t SDIO1FCLKDIV; /**< SDIO1 FCLK divider, offset: 0x694 */ member
DMIMXRT685S_cm33.h6995 __IO uint32_t SDIO1FCLKDIV; /**< SDIO1 FCLK divider, offset: 0x694 */ member
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT633S/
DMIMXRT633S.h6995 __IO uint32_t SDIO1FCLKDIV; /**< SDIO1 FCLK divider, offset: 0x694 */ member
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT595S/
DMIMXRT595S_dsp.h1973 …__IO uint32_t SDIO1FCLKDIV; /**< SDIO1 Functional Clock Divider, offset: 0x69… member
DMIMXRT595S_cm33.h8211 …__IO uint32_t SDIO1FCLKDIV; /**< SDIO1 Functional Clock Divider, offset: 0x69… member
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT533S/
DMIMXRT533S.h8207 …__IO uint32_t SDIO1FCLKDIV; /**< SDIO1 Functional Clock Divider, offset: 0x69… member
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT555S/
DMIMXRT555S.h8210 …__IO uint32_t SDIO1FCLKDIV; /**< SDIO1 Functional Clock Divider, offset: 0x69… member