Home
last modified time | relevance | path

Searched refs:MU_SR_EP_MASK (Results 1 – 25 of 87) sorted by relevance

1234

/hal_nxp-3.7.0/mcux/mcux-sdk/drivers/mu/
Dfsl_mu.h67 kMU_EventPendingFlag = MU_SR_EP_MASK, /*!< MU event pending. */
357 …return (base->SR & (MU_SR_TEn_MASK | MU_SR_RFn_MASK | MU_SR_GIPn_MASK | MU_SR_EP_MASK | MU_SR_FUP_… in MU_GetStatusFlags()
/hal_nxp-3.7.0/imx/drivers/
Dmu_imx.h522 return (bool)(base->SR & MU_SR_EP_MASK); in MU_IsEventPending()
/hal_nxp-3.7.0/mcux/mcux-sdk/drivers/mu1/
Dfsl_mu.h78 kMU_EventPendingFlag = MU_STAT_FLAG(MU_SR_EP_MASK), /*!< MU event pending. */
/hal_nxp-3.7.0/s32/drivers/s32k3/BaseNXP/header/
DS32K344_MU.h198 #define MU_SR_EP_MASK (0x4U) macro
201 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/s32/drivers/s32ze/BaseNXP/header/
DS32Z2_MU.h254 #define MU_SR_EP_MASK (0x4U) macro
257 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/K32L3A60/
DK32L3A60_cm0plus.h13625 #define MU_SR_EP_MASK (0x10U) macro
13631 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
DK32L3A60_cm4.h13721 #define MU_SR_EP_MASK (0x10U) macro
13727 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT685S/
DMIMXRT685S_dsp.h16033 #define MU_SR_EP_MASK (0x10U) macro
16039 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
DMIMXRT685S_cm33.h22850 #define MU_SR_EP_MASK (0x10U) macro
22856 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MCIMX7U3/
DMCIMX7U3_cm4.h19281 #define MU_SR_EP_MASK (0x10U) macro
19287 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MCIMX7U5/
DMCIMX7U5_cm4.h19282 #define MU_SR_EP_MASK (0x10U) macro
19288 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT633S/
DMIMXRT633S.h22850 #define MU_SR_EP_MASK (0x10U) macro
22856 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT595S/
DMIMXRT595S_dsp.h27305 #define MU_SR_EP_MASK (0x10U) macro
27311 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
DMIMXRT595S_cm33.h34388 #define MU_SR_EP_MASK (0x10U) macro
34394 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT533S/
DMIMXRT533S.h32761 #define MU_SR_EP_MASK (0x10U) macro
32767 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMX8MQ5/
DMIMX8MQ5_cm4.h40815 #define MU_SR_EP_MASK (0x10U) macro
40821 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMX8MN1/
DMIMX8MN1_cm7.h41401 #define MU_SR_EP_MASK (0x10U) macro
41407 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMX8MN2/
DMIMX8MN2_cm7.h41399 #define MU_SR_EP_MASK (0x10U) macro
41405 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMX8MN3/
DMIMX8MN3_cm7.h41401 #define MU_SR_EP_MASK (0x10U) macro
41407 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMX8MN6/
DMIMX8MN6_ca53.h41413 #define MU_SR_EP_MASK (0x10U) macro
41419 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
DMIMX8MN6_cm7.h41399 #define MU_SR_EP_MASK (0x10U) macro
41405 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMX8MN4/
DMIMX8MN4_cm7.h41399 #define MU_SR_EP_MASK (0x10U) macro
41405 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMX8MN5/
DMIMX8MN5_cm7.h41401 #define MU_SR_EP_MASK (0x10U) macro
41407 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMXRT555S/
DMIMXRT555S.h34387 #define MU_SR_EP_MASK (0x10U) macro
34393 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)
/hal_nxp-3.7.0/mcux/mcux-sdk/devices/MIMX8MQ7/
DMIMX8MQ7_cm4.h42988 #define MU_SR_EP_MASK (0x10U) macro
42994 …P(x) (((uint32_t)(((uint32_t)(x)) << MU_SR_EP_SHIFT)) & MU_SR_EP_MASK)

1234