/hal_nxp-3.6.0/mcux/mcux-sdk/drivers/lpc_minispi/ |
D | fsl_spi.h | 111 kSPI_Spol0ActiveHigh = SPI_CFG_SPOL0_MASK, 122 kSPI_SpolActiveAllHigh = (SPI_CFG_SPOL0_MASK
|
/hal_nxp-3.6.0/mcux/mcux-sdk/drivers/flexcomm/spi/ |
D | fsl_spi.c | 34 #define SPI_SSELPOL_MASK ((SPI_CFG_SPOL0_MASK) | (SPI_CFG_SPOL1_MASK) | (SPI_CFG_SPOL2_MASK)) 37 #define SPI_SSELPOL_MASK ((SPI_CFG_SPOL0_MASK) | (SPI_CFG_SPOL1_MASK)) 39 #define SPI_SSELPOL_MASK ((SPI_CFG_SPOL0_MASK) | (SPI_CFG_SPOL1_MASK) | (SPI_CFG_SPOL2_MASK) | (SPI…
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC811/ |
D | LPC811.h | 3756 #define SPI_CFG_SPOL0_MASK (0x100U) macro 3762 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC802/ |
D | LPC802.h | 3565 #define SPI_CFG_SPOL0_MASK (0x100U) macro 3571 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC810/ |
D | LPC810.h | 3756 #define SPI_CFG_SPOL0_MASK (0x100U) macro 3762 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC812/ |
D | LPC812.h | 3760 #define SPI_CFG_SPOL0_MASK (0x100U) macro 3766 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC804/ |
D | LPC804.h | 4236 #define SPI_CFG_SPOL0_MASK (0x100U) macro 4242 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC832/ |
D | LPC832.h | 5256 #define SPI_CFG_SPOL0_MASK (0x100U) macro 5262 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC822/ |
D | LPC822.h | 5412 #define SPI_CFG_SPOL0_MASK (0x100U) macro 5418 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC824/ |
D | LPC824.h | 5412 #define SPI_CFG_SPOL0_MASK (0x100U) macro 5418 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC834/ |
D | LPC834.h | 5256 #define SPI_CFG_SPOL0_MASK (0x100U) macro 5262 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC844/ |
D | LPC844.h | 5912 #define SPI_CFG_SPOL0_MASK (0x100U) macro 5918 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC845/ |
D | LPC845.h | 6436 #define SPI_CFG_SPOL0_MASK (0x100U) macro 6442 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC51U68/ |
D | LPC51U68.h | 7036 #define SPI_CFG_SPOL0_MASK (0x100U) macro 7042 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC54114/ |
D | LPC54114_cm4.h | 7348 #define SPI_CFG_SPOL0_MASK (0x100U) macro 7354 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
D | LPC54114_cm0plus.h | 7337 #define SPI_CFG_SPOL0_MASK (0x100U) macro 7343 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC54113/ |
D | LPC54113.h | 7349 #define SPI_CFG_SPOL0_MASK (0x100U) macro 7355 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC54607/ |
D | LPC54607.h | 11431 #define SPI_CFG_SPOL0_MASK (0x100U) macro 11437 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC54S005/ |
D | LPC54S005.h | 11449 #define SPI_CFG_SPOL0_MASK (0x100U) macro 11455 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC54005/ |
D | LPC54005.h | 10657 #define SPI_CFG_SPOL0_MASK (0x100U) macro 10663 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC54605/ |
D | LPC54605.h | 10787 #define SPI_CFG_SPOL0_MASK (0x100U) macro 10793 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC54616/ |
D | LPC54616.h | 15010 #define SPI_CFG_SPOL0_MASK (0x100U) macro 15016 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC54016/ |
D | LPC54016.h | 14038 #define SPI_CFG_SPOL0_MASK (0x100U) macro 14044 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC54606/ |
D | LPC54606.h | 14935 #define SPI_CFG_SPOL0_MASK (0x100U) macro 14941 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC5506/ |
D | LPC5506.h | 19661 #define SPI_CFG_SPOL0_MASK (0x100U) macro 19667 … (((uint32_t)(((uint32_t)(x)) << SPI_CFG_SPOL0_SHIFT)) & SPI_CFG_SPOL0_MASK)
|