Home
last modified time | relevance | path

Searched refs:REG1 (Results 1 – 25 of 45) sorted by relevance

12

/hal_nxp-3.6.0/mcux/mcux-sdk/drivers/dcdc_1/
Dfsl_dcdc.h469 base->REG1 &= ~DCDC_REG1_VBG_TRIM_MASK; in DCDC_SetBandgapVoltageTrimValue()
470 base->REG1 |= DCDC_REG1_VBG_TRIM(trimValue); in DCDC_SetBandgapVoltageTrimValue()
515 base->REG1 &= ~DCDC_REG1_LP_CMP_ISRC_SEL_MASK; in DCDC_SetLPComparatorBiasValue()
516 base->REG1 |= DCDC_REG1_LP_CMP_ISRC_SEL(biasVaule); in DCDC_SetLPComparatorBiasValue()
Dfsl_dcdc.c482 tmp32 = base->REG1 & ~(DCDC_REG1_LOOPCTRL_EN_DF_HYST_MASK | DCDC_REG1_LOOPCTRL_EN_CM_HYST_MASK | in DCDC_SetLoopControlConfig()
501 tmp32 = base->REG1 & ~(DCDC_REG1_LOOPCTRL_EN_HYST_MASK | DCDC_REG1_LOOPCTRL_HST_THRESH_MASK); in DCDC_SetLoopControlConfig()
511 base->REG1 = tmp32; in DCDC_SetLoopControlConfig()
818 tmp32 = base->REG1 & ~DCDC_REG1_REG_RLOAD_SW_MASK; in DCDC_SetInternalRegulatorConfig()
821 tmp32 = base->REG1 & ~(DCDC_REG1_REG_FBK_SEL_MASK | DCDC_REG1_REG_RLOAD_SW_MASK); in DCDC_SetInternalRegulatorConfig()
829 base->REG1 = tmp32; in DCDC_SetInternalRegulatorConfig()
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT1166/drivers/
Dfsl_dcdc.h827 base->REG1 &= ~DCDC_REG1_VBG_TRIM_MASK; in DCDC_SetBandgapVoltageTrimValue()
828 base->REG1 |= DCDC_REG1_VBG_TRIM(trimValue); in DCDC_SetBandgapVoltageTrimValue()
875 base->REG1 &= ~DCDC_REG1_LP_CMP_ISRC_SEL_MASK; in DCDC_SetLPComparatorBiasValue()
876 base->REG1 |= DCDC_REG1_LP_CMP_ISRC_SEL(biasValue); in DCDC_SetLPComparatorBiasValue()
Dfsl_dcdc.c361 tmp32 = base->REG1 & ~(DCDC_REG1_LOOPCTRL_EN_DF_HYST_MASK | DCDC_REG1_LOOPCTRL_EN_CM_HYST_MASK | in DCDC_SetLoopControlConfig()
380 base->REG1 = tmp32; in DCDC_SetLoopControlConfig()
501 base->REG1 &= ~DCDC_REG1_RLOAD_REG_EN_LPSR_MASK; in DCDC_BootIntoDCM()
502 base->REG1 |= DCDC_REG1_DM_CTRL_MASK; in DCDC_BootIntoDCM()
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT1171/drivers/
Dfsl_dcdc.h827 base->REG1 &= ~DCDC_REG1_VBG_TRIM_MASK; in DCDC_SetBandgapVoltageTrimValue()
828 base->REG1 |= DCDC_REG1_VBG_TRIM(trimValue); in DCDC_SetBandgapVoltageTrimValue()
875 base->REG1 &= ~DCDC_REG1_LP_CMP_ISRC_SEL_MASK; in DCDC_SetLPComparatorBiasValue()
876 base->REG1 |= DCDC_REG1_LP_CMP_ISRC_SEL(biasValue); in DCDC_SetLPComparatorBiasValue()
Dfsl_dcdc.c361 tmp32 = base->REG1 & ~(DCDC_REG1_LOOPCTRL_EN_DF_HYST_MASK | DCDC_REG1_LOOPCTRL_EN_CM_HYST_MASK | in DCDC_SetLoopControlConfig()
380 base->REG1 = tmp32; in DCDC_SetLoopControlConfig()
501 base->REG1 &= ~DCDC_REG1_RLOAD_REG_EN_LPSR_MASK; in DCDC_BootIntoDCM()
502 base->REG1 |= DCDC_REG1_DM_CTRL_MASK; in DCDC_BootIntoDCM()
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT1173/drivers/
Dfsl_dcdc.c361 tmp32 = base->REG1 & ~(DCDC_REG1_LOOPCTRL_EN_DF_HYST_MASK | DCDC_REG1_LOOPCTRL_EN_CM_HYST_MASK | in DCDC_SetLoopControlConfig()
380 base->REG1 = tmp32; in DCDC_SetLoopControlConfig()
501 base->REG1 &= ~DCDC_REG1_RLOAD_REG_EN_LPSR_MASK; in DCDC_BootIntoDCM()
502 base->REG1 |= DCDC_REG1_DM_CTRL_MASK; in DCDC_BootIntoDCM()
Dfsl_dcdc.h827 base->REG1 &= ~DCDC_REG1_VBG_TRIM_MASK; in DCDC_SetBandgapVoltageTrimValue()
828 base->REG1 |= DCDC_REG1_VBG_TRIM(trimValue); in DCDC_SetBandgapVoltageTrimValue()
875 base->REG1 &= ~DCDC_REG1_LP_CMP_ISRC_SEL_MASK; in DCDC_SetLPComparatorBiasValue()
876 base->REG1 |= DCDC_REG1_LP_CMP_ISRC_SEL(biasValue); in DCDC_SetLPComparatorBiasValue()
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT1172/drivers/
Dfsl_dcdc.c361 tmp32 = base->REG1 & ~(DCDC_REG1_LOOPCTRL_EN_DF_HYST_MASK | DCDC_REG1_LOOPCTRL_EN_CM_HYST_MASK | in DCDC_SetLoopControlConfig()
380 base->REG1 = tmp32; in DCDC_SetLoopControlConfig()
501 base->REG1 &= ~DCDC_REG1_RLOAD_REG_EN_LPSR_MASK; in DCDC_BootIntoDCM()
502 base->REG1 |= DCDC_REG1_DM_CTRL_MASK; in DCDC_BootIntoDCM()
Dfsl_dcdc.h827 base->REG1 &= ~DCDC_REG1_VBG_TRIM_MASK; in DCDC_SetBandgapVoltageTrimValue()
828 base->REG1 |= DCDC_REG1_VBG_TRIM(trimValue); in DCDC_SetBandgapVoltageTrimValue()
875 base->REG1 &= ~DCDC_REG1_LP_CMP_ISRC_SEL_MASK; in DCDC_SetLPComparatorBiasValue()
876 base->REG1 |= DCDC_REG1_LP_CMP_ISRC_SEL(biasValue); in DCDC_SetLPComparatorBiasValue()
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT1165/drivers/
Dfsl_dcdc.c361 tmp32 = base->REG1 & ~(DCDC_REG1_LOOPCTRL_EN_DF_HYST_MASK | DCDC_REG1_LOOPCTRL_EN_CM_HYST_MASK | in DCDC_SetLoopControlConfig()
380 base->REG1 = tmp32; in DCDC_SetLoopControlConfig()
501 base->REG1 &= ~DCDC_REG1_RLOAD_REG_EN_LPSR_MASK; in DCDC_BootIntoDCM()
502 base->REG1 |= DCDC_REG1_DM_CTRL_MASK; in DCDC_BootIntoDCM()
Dfsl_dcdc.h827 base->REG1 &= ~DCDC_REG1_VBG_TRIM_MASK; in DCDC_SetBandgapVoltageTrimValue()
828 base->REG1 |= DCDC_REG1_VBG_TRIM(trimValue); in DCDC_SetBandgapVoltageTrimValue()
875 base->REG1 &= ~DCDC_REG1_LP_CMP_ISRC_SEL_MASK; in DCDC_SetLPComparatorBiasValue()
876 base->REG1 |= DCDC_REG1_LP_CMP_ISRC_SEL(biasValue); in DCDC_SetLPComparatorBiasValue()
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT1175/drivers/
Dfsl_dcdc.c361 tmp32 = base->REG1 & ~(DCDC_REG1_LOOPCTRL_EN_DF_HYST_MASK | DCDC_REG1_LOOPCTRL_EN_CM_HYST_MASK | in DCDC_SetLoopControlConfig()
380 base->REG1 = tmp32; in DCDC_SetLoopControlConfig()
501 base->REG1 &= ~DCDC_REG1_RLOAD_REG_EN_LPSR_MASK; in DCDC_BootIntoDCM()
502 base->REG1 |= DCDC_REG1_DM_CTRL_MASK; in DCDC_BootIntoDCM()
Dfsl_dcdc.h827 base->REG1 &= ~DCDC_REG1_VBG_TRIM_MASK; in DCDC_SetBandgapVoltageTrimValue()
828 base->REG1 |= DCDC_REG1_VBG_TRIM(trimValue); in DCDC_SetBandgapVoltageTrimValue()
875 base->REG1 &= ~DCDC_REG1_LP_CMP_ISRC_SEL_MASK; in DCDC_SetLPComparatorBiasValue()
876 base->REG1 |= DCDC_REG1_LP_CMP_ISRC_SEL(biasValue); in DCDC_SetLPComparatorBiasValue()
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT1176/drivers/
Dfsl_dcdc.c361 tmp32 = base->REG1 & ~(DCDC_REG1_LOOPCTRL_EN_DF_HYST_MASK | DCDC_REG1_LOOPCTRL_EN_CM_HYST_MASK | in DCDC_SetLoopControlConfig()
380 base->REG1 = tmp32; in DCDC_SetLoopControlConfig()
501 base->REG1 &= ~DCDC_REG1_RLOAD_REG_EN_LPSR_MASK; in DCDC_BootIntoDCM()
502 base->REG1 |= DCDC_REG1_DM_CTRL_MASK; in DCDC_BootIntoDCM()
Dfsl_dcdc.h827 base->REG1 &= ~DCDC_REG1_VBG_TRIM_MASK; in DCDC_SetBandgapVoltageTrimValue()
828 base->REG1 |= DCDC_REG1_VBG_TRIM(trimValue); in DCDC_SetBandgapVoltageTrimValue()
875 base->REG1 &= ~DCDC_REG1_LP_CMP_ISRC_SEL_MASK; in DCDC_SetLPComparatorBiasValue()
876 base->REG1 |= DCDC_REG1_LP_CMP_ISRC_SEL(biasValue); in DCDC_SetLPComparatorBiasValue()
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MKW20Z4/
DMKW20Z4.h1297 __IO uint32_t REG1; /**< DCDC REGISTER 1, offset: 0x4 */ member
1318 #define DCDC_REG1_REG(base) ((base)->REG1)
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MKW30Z4/
DMKW30Z4.h1297 __IO uint32_t REG1; /**< DCDC REGISTER 1, offset: 0x4 */ member
1318 #define DCDC_REG1_REG(base) ((base)->REG1)
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MKW40Z4/
DMKW40Z4.h1297 __IO uint32_t REG1; /**< DCDC REGISTER 1, offset: 0x4 */ member
1318 #define DCDC_REG1_REG(base) ((base)->REG1)
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MKW31Z4/
DMKW31Z4.h1372 __IO uint32_t REG1; /**< DCDC REGISTER 1, offset: 0x4 */ member
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MKW21Z4/
DMKW21Z4.h1301 __IO uint32_t REG1; /**< DCDC REGISTER 1, offset: 0x4 */ member
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MKW41Z4/
DMKW41Z4.h1372 __IO uint32_t REG1; /**< DCDC REGISTER 1, offset: 0x4 */ member
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT1011/
DMIMXRT1011.h7906 __IO uint32_t REG1; /**< DCDC Register 1, offset: 0x4 */ member
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT1015/
DMIMXRT1015.h8624 __IO uint32_t REG1; /**< DCDC Register 1, offset: 0x4 */ member
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT1024/
DMIMXRT1024.h10188 __IO uint32_t REG1; /**< DCDC Register 1, offset: 0x4 */ member

12