Home
last modified time | relevance | path

Searched refs:PUF_IDXBLK_H_DP_IDX12_MASK (Results 1 – 13 of 13) sorted by relevance

/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC55S26/
DLPC55S26.h16484 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
16488 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC55S28/
DLPC55S28.h16484 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
16488 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC55S66/
DLPC55S66_cm33_core0.h17082 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
17086 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)
DLPC55S66_cm33_core1.h17082 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
17086 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC55S69/
DLPC55S69_cm33_core1.h17082 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
17086 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)
DLPC55S69_cm33_core0.h17082 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
17086 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT685S/
DMIMXRT685S_dsp.h18464 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
18468 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)
DMIMXRT685S_cm33.h26450 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
26454 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT633S/
DMIMXRT633S.h26450 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
26454 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT595S/
DMIMXRT595S_dsp.h30137 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
30144 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)
DMIMXRT595S_cm33.h37395 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
37402 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT533S/
DMIMXRT533S.h35768 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
35775 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT555S/
DMIMXRT555S.h37394 #define PUF_IDXBLK_H_DP_IDX12_MASK (0x300U) macro
37401 … (((uint32_t)(((uint32_t)(x)) << PUF_IDXBLK_H_DP_IDX12_SHIFT)) & PUF_IDXBLK_H_DP_IDX12_MASK)