Home
last modified time | relevance | path

Searched refs:C (Results 1 – 25 of 925) sorted by relevance

12345678910>>...37

/hal_nxp-3.6.0/mcux/mcux-sdk/components/css_pkc/src/comps/mcuxClPkc/inc/internal/
DmcuxClPkc_Operations.h121 …ne MCUXCLPKC_CALC_OP1C(symbo,R,X,Y,C) mcuxClPkc_CalcConst(MCUXCLPKC_PARAMMODE_OP1(symbo), MCUXCLP… argument
122 …ne MCUXCLPKC_CALC_OP2C(symbo,R,X,Y,C) mcuxClPkc_CalcConst(MCUXCLPKC_PARAMMODE_OP2(symbo), MCUXCLP… argument
148 #define MCUXCLPKC_FP_CALC_OP1C(symbo,R,X,Y,C) \ argument
150 …(retValTemp, mcuxClPkc_CalcConst(MCUXCLPKC_PARAMMODE_OP1(symbo), MCUXCLPKC_PACKARGS4(R,X,Y,C))); \
153 #define MCUXCLPKC_FP_CALC_OP2C(symbo,R,X,Y,C) \ argument
155 …(retValTemp, mcuxClPkc_CalcConst(MCUXCLPKC_PARAMMODE_OP2(symbo), MCUXCLPKC_PACKARGS4(R,X,Y,C))); \
179 #define MCUXCLPKC_CALC_OP1_MAC_CONST_GF2(R,X,Y,C) MCUXCLPKC_CALC_OP1C(MAC_CONST_GF2, R,X,Y,C) argument
180 #define MCUXCLPKC_CALC_OP1_MAC_CONST(R,X,Y,C) MCUXCLPKC_CALC_OP1C(MAC_CONST, R,X,Y,C) argument
181 #define MCUXCLPKC_CALC_OP1_MAC_NEG_CONST(R,X,Y,C) MCUXCLPKC_CALC_OP1C(MAC_NEG_CONST, R,X,Y,C) argument
182 #define MCUXCLPKC_CALC_OP1_SHL(R,Y,C) MCUXCLPKC_CALC_OP1C(SHL, R,R,Y,C) /* … argument
[all …]
DmcuxClPkc_FupMacros.h102 #define FUP_OP1_MAC_CONST_GF2(R,X,Y,C) MCUXCLPKC_FUP_OP1(MAC_CONST_GF2, R,X,Y,C, 0) argument
103 #define FUP_OP1_MAC_CONST(R,X,Y,C) MCUXCLPKC_FUP_OP1(MAC_CONST, R,X,Y,C, 0) argument
104 #define FUP_OP1_MAC_NEG_CONST(R,X,Y,C) MCUXCLPKC_FUP_OP1(MAC_NEG_CONST, R,X,Y,C, 0) argument
105 #define FUP_OP1_SHL(R,Y,C) MCUXCLPKC_FUP_OP1(SHL, R,0,Y,C, 0) argument
106 #define FUP_OP1_SHR(R,Y,C) MCUXCLPKC_FUP_OP1(SHR, R,0,Y,C, 0) argument
107 #define FUP_OP1_ROTL(R,Y,C) MCUXCLPKC_FUP_OP1(ROTL, R,0,Y,C, 0) argument
108 #define FUP_OP1_ROTR(R,Y,C) MCUXCLPKC_FUP_OP1(ROTR, R,0,Y,C, 0) argument
109 #define FUP_OP1_ADD_CONST(R,Y,C) MCUXCLPKC_FUP_OP1(ADD_CONST, R,0,Y,C, 0) argument
110 #define FUP_OP1_SUB_CONST(R,Y,C) MCUXCLPKC_FUP_OP1(SUB_CONST, R,0,Y,C, 0) argument
111 #define FUP_OP1_AND_CONST(R,Y,C) MCUXCLPKC_FUP_OP1(AND_CONST, R,0,Y,C, 0) argument
[all …]
/hal_nxp-3.6.0/s32/drivers/s32k3/Mcl/src/
DEmios_Mcl_Ip_Irq.c549 … if ( 0U != ((Emios_Ip_paxBase[0]->CH.UC[0].C) & ((uint32)(eMIOS_C_DMA_MASK | eMIOS_C_FEN_MASK))) ) in ISR()
580 … if ( 0U != ((Emios_Ip_paxBase[0]->CH.UC[1].C) & ((uint32)(eMIOS_C_DMA_MASK | eMIOS_C_FEN_MASK))) ) in ISR()
611 … if ( 0U != ((Emios_Ip_paxBase[0]->CH.UC[2].C) & ((uint32)(eMIOS_C_DMA_MASK | eMIOS_C_FEN_MASK))) ) in ISR()
642 … if ( 0U != ((Emios_Ip_paxBase[0]->CH.UC[3].C) & ((uint32)(eMIOS_C_DMA_MASK | eMIOS_C_FEN_MASK))) ) in ISR()
702 … if ( 0U != ((Emios_Ip_paxBase[0]->CH.UC[4].C) & ((uint32)(eMIOS_C_DMA_MASK | eMIOS_C_FEN_MASK))) ) in ISR()
733 … if ( 0U != ((Emios_Ip_paxBase[0]->CH.UC[5].C) & ((uint32)(eMIOS_C_DMA_MASK | eMIOS_C_FEN_MASK))) ) in ISR()
764 … if ( 0U != ((Emios_Ip_paxBase[0]->CH.UC[6].C) & ((uint32)(eMIOS_C_DMA_MASK | eMIOS_C_FEN_MASK))) ) in ISR()
795 … if ( 0U != ((Emios_Ip_paxBase[0]->CH.UC[7].C) & ((uint32)(eMIOS_C_DMA_MASK | eMIOS_C_FEN_MASK))) ) in ISR()
855 … if ( 0U != ((Emios_Ip_paxBase[0]->CH.UC[8].C) & ((uint32)(eMIOS_C_DMA_MASK | eMIOS_C_FEN_MASK))) ) in ISR()
886 … if ( 0U != ((Emios_Ip_paxBase[0]->CH.UC[9].C) & ((uint32)(eMIOS_C_DMA_MASK | eMIOS_C_FEN_MASK))) ) in ISR()
[all …]
DEmios_Mcl_Ip.c194 … Base->CH.UC[(*ConfigPtr->masterBusConfig)[CurrentChannel].hwChannel].C |= eMIOS_C_FREN_MASK; in Emios_Mcl_Ip_Init()
227 …Base->CH.UC[(*ConfigPtr->masterBusConfig)[CurrentChannel].hwChannel].C |= eMIOS_C_MODE((*ConfigPtr… in Emios_Mcl_Ip_Init()
229 … Base->CH.UC[(*ConfigPtr->masterBusConfig)[CurrentChannel].hwChannel].C |= eMIOS_C_UCPREN(1U); in Emios_Mcl_Ip_Init()
342 Emios_Ip_paxBase[Instance]->CH.UC[CurrentChannel].C = 0U; in Emios_Mcl_Ip_Deinit()
/hal_nxp-3.6.0/s32/drivers/s32k3/Pwm/include/
DEmios_Pwm_Ip_HwAccess.h283 …Base->CH.UC[Channel].C = (Base->CH.UC[Channel].C & ~(eMIOS_C_FREN_MASK)) | eMIOS_C_FREN(ValueConve… in Emios_Pwm_Ip_SetFreezeEnable()
297 …Base->CH.UC[Channel].C = (Base->CH.UC[Channel].C & ~(eMIOS_C_ODIS_MASK)) | eMIOS_C_ODIS(ValueConve… in Emios_Pwm_Ip_SetOutDisable()
310 …Base->CH.UC[Channel].C = (Base->CH.UC[Channel].C & ~(eMIOS_C_ODISSL_MASK)) | eMIOS_C_ODISSL(Value); in Emios_Pwm_Ip_SetOutDisableSource()
326 …Base->CH.UC[Channel].C = (Base->CH.UC[Channel].C & ~(eMIOS_C_UCPREN_MASK)) | eMIOS_C_UCPREN(ValueC… in Emios_Pwm_Ip_SetPrescalerEnable()
344 …Base->CH.UC[Channel].C = (Base->CH.UC[Channel].C & ~(eMIOS_C_DMA_MASK)) | eMIOS_C_DMA(ValueConvert… in Emios_Pwm_Ip_SetDMARequest()
358 return (((Base->CH.UC[Channel].C & eMIOS_C_DMA_MASK) >> eMIOS_C_DMA_SHIFT) == 0U)? FALSE : TRUE; in Emios_Pwm_Ip_GetDMARequest()
374 …Base->CH.UC[Channel].C = (Base->CH.UC[Channel].C & ~(eMIOS_C_FEN_MASK)) | eMIOS_C_FEN(ValueConvert… in Emios_Pwm_Ip_SetInterruptRequest()
388 return (((Base->CH.UC[Channel].C & eMIOS_C_FEN_MASK) >> eMIOS_C_FEN_SHIFT) == 0U)? FALSE : TRUE; in Emios_Pwm_Ip_GetInterruptRequest()
404 …Base->CH.UC[Channel].C = (Base->CH.UC[Channel].C & ~(eMIOS_C_FORCMA_MASK)) | eMIOS_C_FORCMA(ValueC… in Emios_Pwm_Ip_SetForceMatchA()
420 …Base->CH.UC[Channel].C = (Base->CH.UC[Channel].C & ~(eMIOS_C_FORCMB_MASK)) | eMIOS_C_FORCMB(ValueC… in Emios_Pwm_Ip_SetForceMatchB()
[all …]
/hal_nxp-3.6.0/s32/drivers/s32k3/Icu/src/
DEmios_Icu_Ip.c349 s_emiosBase[instance]->CH.UC[hwChannel].C &= ~eMIOS_C_MODE_MASK; in Emios_Icu_Ip_UCSetMode()
351 s_emiosBase[instance]->CH.UC[hwChannel].C |= (u32Mode & eMIOS_C_MODE_MASK); in Emios_Icu_Ip_UCSetMode()
408 s_emiosBase[instance]->CH.UC[hwChannel].C &= ~eMIOS_C_UCPREN_MASK; in Emios_Icu_Ip_SetPrescaler()
414 s_emiosBase[instance]->CH.UC[hwChannel].C |= eMIOS_C_UCPREN_MASK; in Emios_Icu_Ip_SetPrescaler()
495 s_emiosBase[instance]->CH.UC[hwChannel].C |= eMIOS_C_FEN_MASK; in Emios_Icu_Ip_EnableInterrupt()
504 s_emiosBase[instance]->CH.UC[hwChannel].C &= ~eMIOS_C_FEN_MASK; in Emios_Icu_Ip_DisableInterrupt()
589 s_emiosBase[instance]->CH.UC[hwChannel].C = EMIOS_ICU_IP_CCR_CLEAR_U32; in Emios_Icu_Ip_Init()
599 s_emiosBase[instance]->CH.UC[hwChannel].C |= u32RegCCR; in Emios_Icu_Ip_Init()
689 s_emiosBase[instance]->CH.UC[hwChannel].C = EMIOS_ICU_IP_CCR_CLEAR_U32; in Emios_Icu_Ip_Deinit()
776 u32Value_CCR_FEN = (s_emiosBase[instance]->CH.UC[hwChannel].C & eMIOS_C_FEN_MASK); in Emios_Icu_Ip_SetNormalMode()
[all …]
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMX9352/iar/
DMIMX9352_cm33_ram.icf6 ** Compiler: IAR ANSI C/C++ Compiler for ARM
12 ** Linker file for the IAR ANSI C/C++ Compiler for ARM
DMIMX9352_cm33_flash.icf6 ** Compiler: IAR ANSI C/C++ Compiler for ARM
12 ** Linker file for the IAR ANSI C/C++ Compiler for ARM
/hal_nxp-3.6.0/mcux/mcux-sdk/components/css_pkc/src/comps/mcuxClPkc/src/
DmcuxClPkc_Calculate.c85 uint32_t C = 0xFFu & iR_iX_iY_C; in MCUX_CSSL_FP_FUNCTION_DEF() local
103 MCUXCLPKC_PS1_SETZR(C, offsetR); in MCUX_CSSL_FP_FUNCTION_DEF()
110 MCUXCLPKC_PS2_SETZR(C, offsetR); in MCUX_CSSL_FP_FUNCTION_DEF()
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT685S/xtensa/gdbio/
Dmemmap.xmm38 // <seg-name> : F|C : <start-addr> - <end-addr> [ : STACK ] [ : HEAP ]
56 …dsp_core : C : 0x00200000 - 0x0047ffff : STACK : HEAP : .rodata .literal .text .data __llvm_prf_…
61 dsp_uncached : C : 0x20060000 - 0x2006ffff : NonCacheable.init NonCacheable ;
66 …dram0_0 : C : 0x24000000 - 0x2400ffff : .dram0.rodata .ResetVector.literal .Level2InterruptVector.…
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT685S/xtensa/min-rt/
Dmemmap.xmm36 // <seg-name> : F|C : <start-addr> - <end-addr> [ : STACK ] [ : HEAP ]
54 …dsp_core : C : 0x00200000 - 0x0047ffff : STACK : HEAP : .rodata .literal .text .data __llvm_prf_…
59 dsp_uncached : C : 0x20060000 - 0x2006ffff : NonCacheable.init NonCacheable ;
64 …dram0_0 : C : 0x24000000 - 0x2400ffff : .dram0.rodata .ResetVector.literal .Level2InterruptVector.…
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT685S/xtensa/sim/
Dmemmap.xmm36 // <seg-name> : F|C : <start-addr> - <end-addr> [ : STACK ] [ : HEAP ]
54 …dsp_core : C : 0x00200000 - 0x0047ffff : STACK : HEAP : .rodata .literal .text .data __llvm_prf_…
59 dsp_uncached : C : 0x20060000 - 0x2006ffff : NonCacheable.init NonCacheable ;
64 …dram0_0 : C : 0x24000000 - 0x2400ffff : .dram0.rodata .ResetVector.literal .Level2InterruptVector.…
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT685S/xtensa_lowmem/sim/
Dmemmap.xmm36 // <seg-name> : F|C : <start-addr> - <end-addr> [ : STACK ] [ : HEAP ]
55 …dsp_core : C : 0x300000 - 0x47ffff : STACK : HEAP : .sram.rodata .clib.rodata .rtos.rodata .roda…
60 …dram0_0 : C : 0x24000000 - 0x2400ffff : .dram0.rodata .ResetVector.literal .Level2InterruptVector.…
77 dsp_uncached : C : 0x20040000 - 0x2007ffff : NonCacheable.init NonCacheable;
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT595S/xtensa/gdbio/
Dmemmap.xmm34 // <seg-name> : F|C : <start-addr> - <end-addr> [ : STACK ] [ : HEAP ]
80 dram0_0 : C : 0x820000 - 0x87ffff : .shmem;
85 dram1_0 : C : 0x880000 - 0x97ffff : STACK : HEAP : .rodata .data .bss;
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT595S/xtensa/min-rt/
Dmemmap.xmm34 // <seg-name> : F|C : <start-addr> - <end-addr> [ : STACK ] [ : HEAP ]
80 dram0_0 : C : 0x820000 - 0x87ffff : .shmem;
85 dram1_0 : C : 0x880000 - 0x97ffff : STACK : HEAP : .rodata .data .bss;
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT595S/xtensa/sim/
Dmemmap.xmm34 // <seg-name> : F|C : <start-addr> - <end-addr> [ : STACK ] [ : HEAP ]
80 dram0_0 : C : 0x820000 - 0x87ffff : .shmem;
85 dram1_0 : C : 0x880000 - 0x97ffff : STACK : HEAP : .rodata .data .bss;
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT685S/xtensa_lowmem/min-rt/
Dmemmap.xmm36 // <seg-name> : F|C : <start-addr> - <end-addr> [ : STACK ] [ : HEAP ]
54 …sram0 : C : 0x4 - 0x23ffffff : STACK : HEAP : .sram.rodata .clib.rodata .rtos.rodata .rodata .sr…
59 …dram0_0 : C : 0x24000000 - 0x2400ffff : .dram0.rodata .ResetVector.literal .Level2InterruptVector.…
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/MIMXRT685S/xtensa_lowmem/gdbio/
Dmemmap.xmm41 // <seg-name> : F|C : <start-addr> - <end-addr> [ : STACK ] [ : HEAP ]
59 …sram0 : C : 0x4 - 0x23ffffff : STACK : HEAP : .sram.rodata .clib.rodata .rtos.rodata .rodata .sr…
64 …dram0_0 : C : 0x24000000 - 0x2400ffff : .dram0.rodata .ResetVector.literal .Level2InterruptVector.…
/hal_nxp-3.6.0/mcux/mcux-sdk/drivers/casper/
Dfsl_casper.c411 static void toMontgomery_ECC_P256(uint32_t *C, uint32_t *A);
412 static void toMontgomery_ECC_P384(uint32_t *C, uint32_t *A);
413 static void toMontgomery_ECC_P521(uint32_t *C, uint32_t *A);
415 static void CASPER_montsub(uint32_t *C, uint32_t *A, uint32_t *B, uint32_t *mod);
416 static void CASPER_montadd(uint32_t *C, uint32_t *A, uint32_t *B, uint32_t *mod);
1702 static void CASPER_montsub(uint32_t *C, uint32_t *A, uint32_t *B, uint32_t *mod) in CASPER_montsub() argument
1708 c64 = (uint64_t *)(uintptr_t)C; in CASPER_montsub()
1729 casper_select(C, (uint32_t *)(uintptr_t)tmp, C, borrow, (int16_t)(uint16_t)N_wordlen); in CASPER_montsub()
1735 static void CASPER_montadd(uint32_t *C, uint32_t *A, uint32_t *B, uint32_t *mod) in CASPER_montadd() argument
1741 c64 = (uint64_t *)(uintptr_t)C; in CASPER_montadd()
[all …]
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC5504CPXXXX/gcc/
DLPC5504CPXXXX_ram.ld4 ** Compiler: GNU C Compiler
10 ** Linker file for the GNU C Compiler
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC845/gcc/
DLPC845_ram.ld8 ** Compiler: GNU C Compiler
14 ** Linker file for the GNU C Compiler
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC844/gcc/
DLPC844_ram.ld8 ** Compiler: GNU C Compiler
14 ** Linker file for the GNU C Compiler
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC5502CPXXXX/gcc/
DLPC5502CPXXXX_ram.ld4 ** Compiler: GNU C Compiler
10 ** Linker file for the GNU C Compiler
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC5504/gcc/
DLPC5504_ram.ld6 ** Compiler: GNU C Compiler
12 ** Linker file for the GNU C Compiler
/hal_nxp-3.6.0/mcux/mcux-sdk/devices/LPC5512/gcc/
DLPC5512_ram.ld6 ** Compiler: GNU C Compiler
12 ** Linker file for the GNU C Compiler

12345678910>>...37