/hal_nxp-3.5.0/s32/drivers/s32k3/Eth_GMAC/src/ |
D | Gmac_Ip_Hw_Access.c | 639 if ((Base->DMA_MODE & GMAC_DMA_MODE_SWR_MASK) != 0U) in GMAC_GetPowerState() 705 Base->DMA_MODE |= GMAC_DMA_MODE_SWR_MASK; in GMAC_SetPowerState()
|
D | Gmac_Ip.c | 428 Base->DMA_MODE |= GMAC_DMA_MODE_SWR_MASK; in Gmac_Ip_InitDMA() 438 if ((Base->DMA_MODE & GMAC_DMA_MODE_SWR_MASK) == 0U) in Gmac_Ip_InitDMA() 450 Base->DMA_MODE = GMAC_DMA_MODE_INTM(1) | GMAC_DMA_MODE_DSPW(1); in Gmac_Ip_InitDMA() 455 Base->DMA_MODE &= ~GMAC_DMA_MODE_DSPW(1); in Gmac_Ip_InitDMA() 460 Base->DMA_MODE = GMAC_DMA_MODE_INTM(1); in Gmac_Ip_InitDMA() 1244 Base->DMA_MODE |= GMAC_DMA_MODE_SWR_MASK; in Gmac_Ip_Deinit()
|
/hal_nxp-3.5.0/mcux/mcux-sdk/drivers/lpc_enet/ |
D | fsl_enet.c | 204 base->DMA_MODE |= ENET_DMA_MODE_SWR_MASK; in ENET_SetDMAControl() 205 while ((base->DMA_MODE & ENET_DMA_MODE_SWR_MASK) != 0U) in ENET_SetDMAControl() 615 base->DMA_MODE |= ENET_DMA_MODE_SWR_MASK; in ENET_Deinit() 616 while ((base->DMA_MODE & ENET_DMA_MODE_SWR_MASK) != 0U) in ENET_Deinit()
|
/hal_nxp-3.5.0/mcux/mcux-sdk/drivers/enet_qos/ |
D | fsl_enet_qos.c | 280 base->DMA_MODE |= ENET_QOS_DMA_MODE_SWR_MASK; in ENET_QOS_SetDMAControl() 304 while ((base->DMA_MODE & ENET_QOS_DMA_MODE_SWR_MASK) != 0U) in ENET_QOS_SetDMAControl() 1034 base->DMA_MODE |= ENET_QOS_DMA_MODE_SWR_MASK; in ENET_QOS_Deinit() 1035 while ((base->DMA_MODE & ENET_QOS_DMA_MODE_SWR_MASK) != 0U) in ENET_QOS_Deinit()
|
/hal_nxp-3.5.0/s32/drivers/s32k3/BaseNXP/header/ |
D | S32K344_EMAC.h | 366 __IO uint32_t DMA_MODE; /**< DMA Mode, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54616/ |
D | LPC54616.h | 5322 __IO uint32_t DMA_MODE; /**< DMA mode register, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54016/ |
D | LPC54016.h | 4758 __IO uint32_t DMA_MODE; /**< DMA mode register, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54606/ |
D | LPC54606.h | 5247 __IO uint32_t DMA_MODE; /**< DMA mode register, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54618/ |
D | LPC54618.h | 5320 __IO uint32_t DMA_MODE; /**< DMA mode register, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54018M/ |
D | LPC54018M.h | 5114 __IO uint32_t DMA_MODE; /**< DMA mode register, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54018/ |
D | LPC54018.h | 5114 __IO uint32_t DMA_MODE; /**< DMA mode register, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54608/ |
D | LPC54608.h | 5243 __IO uint32_t DMA_MODE; /**< DMA mode register, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54S018M/ |
D | LPC54S018M.h | 5522 __IO uint32_t DMA_MODE; /**< DMA mode register, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54S016/ |
D | LPC54S016.h | 5123 __IO uint32_t DMA_MODE; /**< DMA mode register, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54628/ |
D | LPC54628.h | 5318 __IO uint32_t DMA_MODE; /**< DMA mode register, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/LPC54S018/ |
D | LPC54S018.h | 5522 __IO uint32_t DMA_MODE; /**< DMA mode register, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT1175/ |
D | MIMXRT1175_cm7.h | 36094 __IO uint32_t DMA_MODE; /**< DMA Bus Mode, offset: 0x1000 */ member
|
D | MIMXRT1175_cm4.h | 36092 __IO uint32_t DMA_MODE; /**< DMA Bus Mode, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT1171/ |
D | MIMXRT1171.h | 36094 __IO uint32_t DMA_MODE; /**< DMA Bus Mode, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT1173/ |
D | MIMXRT1173_cm7.h | 38098 __IO uint32_t DMA_MODE; /**< DMA Bus Mode, offset: 0x1000 */ member
|
D | MIMXRT1173_cm4.h | 38096 __IO uint32_t DMA_MODE; /**< DMA Bus Mode, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT1172/ |
D | MIMXRT1172.h | 38101 __IO uint32_t DMA_MODE; /**< DMA Bus Mode, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT1176/ |
D | MIMXRT1176_cm7.h | 38101 __IO uint32_t DMA_MODE; /**< DMA Bus Mode, offset: 0x1000 */ member
|
D | MIMXRT1176_cm4.h | 38099 __IO uint32_t DMA_MODE; /**< DMA Bus Mode, offset: 0x1000 */ member
|
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMX8ML8/ |
D | MIMX8ML8_ca53.h | 34071 __IO uint32_t DMA_MODE; /**< DMA Bus Mode, offset: 0x1000 */ member
|