Home
last modified time | relevance | path

Searched refs:DMA0_TRIG7_PIO1_10 (Results 1 – 6 of 6) sorted by relevance

/hal_nxp-3.4.0/dts/nxp/lpc/
DLPC51U68JBD64-pinctrl.h1262 #define DMA0_TRIG7_PIO1_10 IOCON_MUX(42, IOCON_TYPE_D, 0) /* PIO1_10 */ macro
DLPC54114J256BD64-pinctrl.h1436 #define DMA0_TRIG7_PIO1_10 IOCON_MUX(42, IOCON_TYPE_D, 0) /* PIO1_10 */ macro
/hal_nxp-3.4.0/dts/nxp/nxp_imx/rt/
DMIMXRT685SFAWBR-pinctrl.h3074 #define DMA0_TRIG7_PIO1_10 IOPCTL_MUX(42, 0) /* PIO1_10 */ macro
DMIMXRT595SFFOC-pinctrl.h3627 #define DMA0_TRIG7_PIO1_10 IOPCTL_MUX(42, 0) /* PIO1_10 */ macro
DMIMXRT685SFFOB-pinctrl.h3815 #define DMA0_TRIG7_PIO1_10 IOPCTL_MUX(42, 0) /* PIO1_10 */ macro
DMIMXRT685SFVKB-pinctrl.h3815 #define DMA0_TRIG7_PIO1_10 IOPCTL_MUX(42, 0) /* PIO1_10 */ macro