Home
last modified time | relevance | path

Searched refs:DMA0_TRIG7_PIO0_4 (Results 1 – 9 of 9) sorted by relevance

/hal_nxp-3.4.0/dts/nxp/lpc/
DLPC51U68JBD48-pinctrl.h102 #define DMA0_TRIG7_PIO0_4 IOCON_MUX(4, IOCON_TYPE_D, 0) /* PIO0_4 */ macro
DLPC54114J256UK49-pinctrl.h111 #define DMA0_TRIG7_PIO0_4 IOCON_MUX(4, IOCON_TYPE_D, 0) /* PIO0_4 */ macro
DLPC51U68JBD64-pinctrl.h161 #define DMA0_TRIG7_PIO0_4 IOCON_MUX(4, IOCON_TYPE_D, 0) /* PIO0_4 */ macro
DLPC54114J256BD64-pinctrl.h179 #define DMA0_TRIG7_PIO0_4 IOCON_MUX(4, IOCON_TYPE_D, 0) /* PIO0_4 */ macro
/hal_nxp-3.4.0/dts/nxp/nxp_imx/rt/
DMIMXRT685SFAWBR-pinctrl.h384 #define DMA0_TRIG7_PIO0_4 IOPCTL_MUX(4, 0) /* PIO0_4 */ macro
DMIMXRT595SFAWC-pinctrl.h452 #define DMA0_TRIG7_PIO0_4 IOPCTL_MUX(4, 0) /* PIO0_4 */ macro
DMIMXRT595SFFOC-pinctrl.h454 #define DMA0_TRIG7_PIO0_4 IOPCTL_MUX(4, 0) /* PIO0_4 */ macro
DMIMXRT685SFFOB-pinctrl.h386 #define DMA0_TRIG7_PIO0_4 IOPCTL_MUX(4, 0) /* PIO0_4 */ macro
DMIMXRT685SFVKB-pinctrl.h386 #define DMA0_TRIG7_PIO0_4 IOPCTL_MUX(4, 0) /* PIO0_4 */ macro