Home
last modified time | relevance | path

Searched refs:DMA0_TRIG4_PIO0_4 (Results 1 – 9 of 9) sorted by relevance

/hal_nxp-3.4.0/dts/nxp/lpc/
DLPC51U68JBD48-pinctrl.h99 #define DMA0_TRIG4_PIO0_4 IOCON_MUX(4, IOCON_TYPE_D, 0) /* PIO0_4 */ macro
DLPC54114J256UK49-pinctrl.h108 #define DMA0_TRIG4_PIO0_4 IOCON_MUX(4, IOCON_TYPE_D, 0) /* PIO0_4 */ macro
DLPC51U68JBD64-pinctrl.h158 #define DMA0_TRIG4_PIO0_4 IOCON_MUX(4, IOCON_TYPE_D, 0) /* PIO0_4 */ macro
DLPC54114J256BD64-pinctrl.h176 #define DMA0_TRIG4_PIO0_4 IOCON_MUX(4, IOCON_TYPE_D, 0) /* PIO0_4 */ macro
/hal_nxp-3.4.0/dts/nxp/nxp_imx/rt/
DMIMXRT685SFAWBR-pinctrl.h381 #define DMA0_TRIG4_PIO0_4 IOPCTL_MUX(4, 0) /* PIO0_4 */ macro
DMIMXRT595SFAWC-pinctrl.h449 #define DMA0_TRIG4_PIO0_4 IOPCTL_MUX(4, 0) /* PIO0_4 */ macro
DMIMXRT595SFFOC-pinctrl.h451 #define DMA0_TRIG4_PIO0_4 IOPCTL_MUX(4, 0) /* PIO0_4 */ macro
DMIMXRT685SFFOB-pinctrl.h383 #define DMA0_TRIG4_PIO0_4 IOPCTL_MUX(4, 0) /* PIO0_4 */ macro
DMIMXRT685SFVKB-pinctrl.h383 #define DMA0_TRIG4_PIO0_4 IOPCTL_MUX(4, 0) /* PIO0_4 */ macro