Home
last modified time | relevance | path

Searched refs:DMA0_TRIG18_PIO1_5 (Results 1 – 9 of 9) sorted by relevance

/hal_nxp-3.4.0/dts/nxp/lpc/
DLPC51U68JBD48-pinctrl.h1042 #define DMA0_TRIG18_PIO1_5 IOCON_MUX(37, IOCON_TYPE_D, 0) /* PIO1_5 */ macro
DLPC54114J256UK49-pinctrl.h1186 #define DMA0_TRIG18_PIO1_5 IOCON_MUX(37, IOCON_TYPE_D, 0) /* PIO1_5 */ macro
DLPC51U68JBD64-pinctrl.h1101 #define DMA0_TRIG18_PIO1_5 IOCON_MUX(37, IOCON_TYPE_D, 0) /* PIO1_5 */ macro
DLPC54114J256BD64-pinctrl.h1254 #define DMA0_TRIG18_PIO1_5 IOCON_MUX(37, IOCON_TYPE_D, 0) /* PIO1_5 */ macro
/hal_nxp-3.4.0/dts/nxp/nxp_imx/rt/
DMIMXRT685SFAWBR-pinctrl.h2765 #define DMA0_TRIG18_PIO1_5 IOPCTL_MUX(37, 0) /* PIO1_5 */ macro
DMIMXRT595SFAWC-pinctrl.h3262 #define DMA0_TRIG18_PIO1_5 IOPCTL_MUX(37, 0) /* PIO1_5 */ macro
DMIMXRT595SFFOC-pinctrl.h3264 #define DMA0_TRIG18_PIO1_5 IOPCTL_MUX(37, 0) /* PIO1_5 */ macro
DMIMXRT685SFFOB-pinctrl.h3316 #define DMA0_TRIG18_PIO1_5 IOPCTL_MUX(37, 0) /* PIO1_5 */ macro
DMIMXRT685SFVKB-pinctrl.h3316 #define DMA0_TRIG18_PIO1_5 IOPCTL_MUX(37, 0) /* PIO1_5 */ macro