Home
last modified time | relevance | path

Searched refs:TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK (Results 1 – 10 of 10) sorted by relevance

/hal_nxp-2.7.6/mcux/devices/MIMXRT1011/
DMIMXRT1011.h25299 #define TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK (0x4U) macro
25305 …(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1015/
DMIMXRT1015.h27613 #define TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK (0x4U) macro
27619 …(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1021/
DMIMXRT1021.h36899 #define TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK (0x4U) macro
36905 …(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1024/
DMIMXRT1024.h36881 #define TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK (0x4U) macro
36887 …(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1051/
DMIMXRT1051.h33716 #define TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK (0x4U) macro
33722 …(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1052/
DMIMXRT1052.h42269 #define TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK (0x4U) macro
42275 …(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1061/
DMIMXRT1061.h36124 #define TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK (0x4U) macro
36130 …(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1062/
DMIMXRT1062.h44928 #define TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK (0x4U) macro
44934 …(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK)
/hal_nxp-2.7.6/mcux/devices/MIMXRT1064/
DMIMXRT1064.h44854 #define TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK (0x4U) macro
44860 …(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK)
/hal_nxp-2.7.6/imx/devices/MCIMX6X/
DMCIMX6X_M4.h34964 #define TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK 0x4u macro